This application claims priority to Chinese Patent Application No. 202010831333.4, filed on Aug. 18, 2020, and entitled “Method for Detecting Depth of Vertical Gate of Transfer Transistor of CMOS Image Sensor”, the disclosure of which is incorporated herein by reference in entirety.
The disclosure relates to a semiconductor detection technology and in particular to a method for detecting the depth of a vertical gate of a transfer transistor of a CMOS image sensor.
CMOS image sensors have been developed rapidly in the past decade, and have been widely applied to mobile phones, computers, digital cameras and other fields. In order to meet the market demand and integrate more pixel units per unit area, the pixel size of the CMOS image sensor has been gradually reduced from 5.6 mm to 1.0 mm. However, the reduction of the pixel size cannot be simply equivalent to the reducing the size of a photodiode in all directions, because of the limitation of the effective Full Well Capacity (FWC) of the photodiode. If the size is too small, consequently enough electrons cannot be stored and the image quality will be degraded seriously.
The basic structure of a common 4T CMOS image sensor is as illustrated in
Referring to
The technical problem to be solved by the disclosure is to provide a method for detecting the depth of a vertical gate of a transfer transistor of a CMOS image sensor, which can effectively monitor the depth of the vertical gate and monitor the depth of the gates of the transfer transistors of all CMOS image sensors on line without damaging a silicon wafer.
In order to solve the above technical problem, in the method for detecting the depth of the vertical gate of the transfer transistor of the CMOS image sensor provided by the disclosure, vertical gate polysilicon of a transfer transistor of a to-be-tested CMOS image sensor includes a flat portion and n vertical columns, wherein n is a positive integer; the flat portion is formed on the surface of a first type doped epitaxial layer; the upper ends of the n vertical columns are connected with the flat portion and are formed in the first type doped epitaxial layer. The method includes the following steps:
1) detecting the effective electrical thickness EOT of planar gate polysilicon of a transfer transistor of a reference CMOS image sensor, the gate polysilicon of the transfer transistor of the reference CMOS image sensor being formed on the surface of the first type doped epitaxial layer and having the same cross-sectional shape as the flat portion of the vertical gate polysilicon of the transfer transistor of the to-be-tested CMOS image sensor;
detecting the capacitance Cox(VTG) of a vertical gate structure of the transfer transistor of the to-be-tested CMOS image sensor;
2) calculating the depth H of the vertical gate of the transfer transistor of the to-be-tested
CMOS image sensor,
where ε0 is a vacuum dielectric constant; εr is a relative dielectric constant; W is the cross-sectional area of the flat portion; w is the cross-sectional area of one vertical column of the vertical gate polysilicon.
Preferably, the cross section of the flat portion is rectangular.
Preferably, the cross section of the flat portion is square.
Preferably, w=2π*r , each vertical column of the vertical gate polysilicon is cylindrical, and r is the cross-sectional radius of each cylindrical vertical column of the vertical gate polysilicon.
Preferably, n is 7, 8, 9 or 10.
Preferably, the n vertical columns are uniformly formed in the first type doped epitaxial layer.
Preferably, the CMOS image sensor includes a photodiode, a transfer transistor, a floating diffusion region and a reset transistor which are adjacent sequentially;
the photodiode includes a second conducting type photosensitive doped region formed at the top of the first type doped epitaxial layer;
a first conducting type doped pinned layer is formed on the surface of the second conducting type photosensitive doped region;
the floating diffusion region is formed in a first type doped well;
a gate structure of the transfer transistor is formed at the top of the first type doped epitaxial layer between the floating diffusion region and the photodiode.
Preferably, the CMOS image sensor further includes a resetting region;
a gate structure of the reset transistor is formed between the floating diffusion region and the resetting region;
the floating diffusion region and the resetting region are formed in the first type doped well;
the resetting region is subjected to second conducting type doping;
the resetting region is configured to connect with power supply voltage;
a gate of an amplify transistor is connected with the floating diffusion region, a source outputs an amplified signal, and a drain is connected with the power supply voltage;
a select transistor is configured to select and output the amplified signal output by the amplify transistor;
a gate of the select transistor is connected with a select signal.
Preferably, the first conducting type is N-type, and the second conducting type is P-type; or
the first conducting type is P-type, and the second conducting type is N-type.
In the method for detecting the depth of the vertical gate of the transfer transistor of the CMOS image sensor provided by the disclosure, through the combination of planar and vertical gates with the same layout area, the effective electrical thickness EOT of planar gate polysilicon of the transfer transistor of the reference CMOS image sensor is obtained through a planar test, the capacitance Cox(VTG) of the vertical gate structure of the transfer transistor of the to-be-tested CMOS image sensor is obtained through a vertical test, and then the equivalent depth of the vertical gate of the transfer transistor of the to-be-tested CMOS image sensor is calculated accordingly. The depth of the vertical gate can be effectively monitored, the depth of the gates of the transfer transistors of all CMOS image sensors can be monitored on line without damaging a silicon wafer, it is conducive to finding the abnormality of the depth of the gates of the transfer transistors in time, and the product quality of the CMOS image sensor can be effectively monitored.
In order to more clearly describe the technical solution of the disclosure, the drawings which need be used in the disclosure will be briefly introduced below. Apparently, the drawings described below are just some embodiments of the disclosure. Those skilled in the art may obtain other drawings according to these drawings without contributing any inventive labor.
CMOS image sensor with a planar gate transfer transistor.
CMOS image sensor with a small-size vertical gate transfer transistor.
The technical solution of the disclosure will be described below clearly and completely with reference to the drawings. Apparently, the described embodiments are partial embodiments of the disclosure, instead of all embodiments. Based on the embodiments of the disclosure, all other embodiments obtained by those skilled in the art without contributing any inventive labor shall fall into the scope of protection of the disclosure.
The present embodiment provides a method for detecting the depth of a vertical gate of a transfer transistor of a CMOS image sensor. Referring to
1) The effective electrical thickness EOT of planar gate polysilicon of a transfer transistor of a reference CMOS image sensor is detected. Referring to
The capacitance Cox(VTG) of a vertical gate structure of the transfer transistor of the to-be-tested CMOS image sensor is detected;
2) The depth H of the vertical gate of the transfer transistor of the to-be-tested CMOS image sensor is calculated.
where ε0 is a vacuum dielectric constant; εr is a relative dielectric constant; W is the cross-sectional area of the flat portion; w is the cross-sectional area of one vertical column of the vertical gate polysilicon.
The effective electrical thickness EOT of the planar gate polysilicon of the transfer transistor of the reference CMOS image sensor can be conveniently obtained through a test.
The capacitance Cox(VTG) of the vertical gate structure of the transfer transistor of the to-be-tested CMOS image sensor can be conveniently obtained through a test.
where Stotal is a sum of surface area of the flat portion and all vertical columns, which are in contact with the epitaxial layer, of the gate polysilicon of the transfer transistor of the to-be-tested CMOS image sensor;
Cox(bulk) is the capacitance of silicon oxide of the gate polysilicon with a rectangular cross section.
According to formula (2), formula (3) and formula (4), taking w=2π*r, formula 1 can be obtained.
In the method for detecting the depth of the vertical gate of the transfer transistor of the CMOS image sensor provided embodiment 1, through the combination of planar and vertical gates with the same layout area, the effective electrical thickness EOT of planar gate polysilicon of the transfer transistor of the reference CMOS image sensor is obtained through a planar test, the capacitance Cox(VTG) of the vertical gate structure of the transfer transistor of the to-be-tested CMOS image sensor is obtained through a vertical test, and then the equivalent depth of the vertical gate of the transfer transistor of the to-be-tested CMOS image sensor is calculated accordingly. The depth of the vertical gate can be effectively monitored, the depth of the gates of the transfer transistors of all CMOS image sensors can be monitored on line without damaging a silicon wafer, it is conducive to finding the abnormality of the depth of the gates of the transfer transistors in time, and the product quality of the CMOS image sensor can be effectively monitored.
Based on the method for detecting the depth of the vertical gate of the transfer transistor of the CMOS image sensor provided embodiment 1, the cross section of the flat portion is rectangular.
Preferably, the cross section of the flat portion is square.
Preferably, w=2π*r , each vertical column of the vertical gate polysilicon is cylindrical, and r is the cross-sectional radius of each cylindrical vertical column of the vertical gate polysilicon.
Preferably, n is 7, 8, 9 or 10.
Preferably, the n vertical columns are uniformly formed in the first type doped epitaxial layer.
Based on the method for detecting the depth of the vertical gate of the transfer transistor of the CMOS image sensor provided embodiment 1, referring to
the photodiode 10 includes a second conducting type photosensitive doped region 101 formed at the top of the first type doped epitaxial layer 1;
a first conducting type doped pinned layer 102 is formed on the surface of the second conducting type photosensitive doped region 101;
the floating diffusion region 12 is formed in a first type doped well 17;
a gate structure of the transfer transistor 11 is formed at the top of the first type doped epitaxial layer 1 between the floating diffusion region 12 and the photodiode 10.
Preferably, the CMOS image sensor further includes a resetting region 16;
a gate structure of the reset transistor 13 is formed between the floating diffusion region 12 and the resetting region 16;
the floating diffusion region 12 and the resetting region 16 are formed in the first type doped well 17;
the resetting region 16 is subjected to second conducting type doping;
the resetting region 16 is configured to connect with power supply voltage VDD;
a gate of an amplify transistor 14 is connected with the floating diffusion region 12, a source outputs an amplified signal, and a drain is connected with the power supply voltage VDD;
a select transistor 15 is configured to select and output the amplified signal output by the amplify transistor 14;
a gate of the select transistor 15 is connected with a select signal Rs.
Preferably, the first conducting type is N-type, and the second conducting type is P-type;
or the first conducting type is P-type, and the second conducting type is N-type.
In the method for detecting the depth of the vertical gate of the transfer transistor of the CMOS image sensor provided by embodiment 3, when the transfer transistor (Tx) 11 is turned off for photosensitization, a P-N junction of the photodiode (PD) 10 captures sunlight to generate electrons and holes. Under the action of the built-in electric field of the P-N junction, the photo-generated electrons accumulate towards the top. When the gate of the transfer transistor (Tx) 11 is powered and turned on, the electrons are transmitted to the floating diffusion region 12 between the transfer transistor (Tx) 11 and the reset transistor (RST) 13 through a surface channel.
What are described above are just exemplary embodiments of the disclosure, which are not used to limit the disclosure. Any modification, equivalent replacement, improvement and the like made within the spirit and rule of the disclosure shall be included in the scope of protection of the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
202010831333.4 | Aug 2020 | CN | national |