M. Al-Mouhamed, et al., “A Heuristic Storage for Minimizing Access Time of Arbitrary Data Patterns”, IEEE Transactions on Parallel and Distributed Systems, vol. 8 No. 4, Apr. 1997. |
F. Balassa, et al., “Dataflow-driven Memory Allocation for Multi-dimensional Signal Processing Systems”, Proceedings IEEE International Conference on Computer Aided Design, San Jose, CA, Nov. 1994, pps. 31-34. |
P. Lippens, et al., “Allocation of Multiport Memories for Hierarchical Data Streams”, Proceedings IEEE International Conference on Computer Aided Design, pps. 728-735, Santa Clara, Nov. 1993. |
S. S. Pinter, “Register Allocation with Instruction Scheduling A New Approach”, ACM SIGPLAN Notices, vol. 28, pp. 248-257, Jun. 1993. |
O. Sentieys, et al., “Memory Module Selection For High Level Synthesis”, Proceedings IEEE Workshop on VLSI Signal Processing, Monterey, CA, Oct. 1996, pps. 272-283. |
L. Stok, “Data Path Synthesis”, The VLSI Journal, vol. 18, pp. 1-71, Jun. 1994. |
W. Verhaegh, et al., “Improved Force-Directed Scheduling in High-Throughput Digital Signal Processing”, IEEE Transactions on CAD and Systems, vol. 14, No. 8, Aug. 1995, pps. 945-960. |
S. Wuytack, et al., “Flow Graph Balancing for Minimizing the Required Memory Bandwidth”, IEEE System Synthesis, 1996 proceedings, 9th edition. |