"Partitioning and Placement Technique for CMOS Gate Arrays" by Odaware et al., IEEE Trans. on Computer-Aided Design, CAD-6, No. 3, 1987, pp. 355-362. |
"A Class of Min-Cut Placement Algorithms" by Brener. |
"A Procedure for Placement of Standard-Cell VLSi Circuits" by Dunlop et al., IEEE Trans. on Computer-Aided Design, CAD-4, No. 1, 1985, pp. 92-98. |
Fiduccia, C. M. and Mattheyses, R. M.; "A Linear-Time Heuristic for Improving Network Partitions"; 19th Design Automation Conference; pp. 241-247. |
F. K. Hwang, "The Rectilinear Steiner Problem", Design Automation Fault-Tolerant Computing, vol. 2, pp. 303-310, 1978 Computer Science Press, Inc. |
M. R. Garey, D. S. Johnson and L. Sockmeyer, "Some simplified NP-complete graph problems", Theor. Computer Science, vol. 1, pp. 237-267. |
M. A. Breuer, "Min-Cut Placement", Journal Design Automation Fault-Tolerant Computing, vol. 1, pp. 343-362, 1977. |