This disclosure relates to a method for driving an AC type plasma display panel, and more particularly, to a method for driving an AC type plasma display panel capable of improving an address characteristic and a driving margin even when a ramp-down slope is different in a ramp-down discharge period.
In general, an AC type plasma display panel is a display element which exhibits luminance by generating a gas discharge inside cells. The plasma display panel is classified into an AC type and a DC type in accordance with a discharge type. As the AC-type plasma display panel, an AC three-electrode surface discharge plasma display panel having three electrodes is widely used.
The general AC three-electrode surface discharge plasma display panel controls luminance by inducing a reliable discharge of a cell in accordance with a voltage applied from the outside of the cell. In a driving waveform of such a plasma display panel, an address display separation (ADS) driving type with ramp-reset is used. In the ADS driving type, in order to realize one image, one frame is divided into plural subfields having different number of sustain pulses, and each of the subfields is divided into three periods, that is, a reset period, an address period, and a sustain period. The reset period is a period during which a uniform wall charge suitable for discharge conditions of all cells of the plasma display panel with respect to an external application voltage is adjusted to be maintained in order to induce a stable address discharge in the address period. The address period is a period during which a cell to be discharged or not to be discharged in the sustain period is divided in such a manner that all cells are subjected to an address discharge by sequentially applying a scan pulse to numerous scan electrodes Y and applying a data voltage Vd to the address electrode A. At this time, the wall charge of the cell to be discharged changes greatly, and hence a condition is satisfied in which the sustain discharge is maintained in the sustain period. The sustain period is a period during which the sustain discharge of the cell selected as the cell to be discharged in the address period is continued by alternately applying the high sustain voltage Vsus to the scan electrode Y and the sustain electrode X.
The operations of the reset period, the address period, and the sustain period will be described with reference to
Subsequently, in the address period, the eleventh and thirteenth switches SW11 and SW13 (SC2) are turned off, the tenth and twelfth switches SW10 and SW12 (SC1) are turned on so as to apply the voltage Vyl (the voltage at the point D in
Subsequently, in the sustain period, the sustain voltage Vsus and the ground (GND) voltage of 0 V are sequentially applied so as to output the sustain voltage Vsus to the scan electrode Y through the third, fifth, sixth, and thirteenth switches SW3, SW5, SW6, and SW13 and to electrically connect the ground (GND) voltage to the scan electrode Y through the fourth, fifth, sixth, and thirteenth switches SW4, SW5, SW6, and SW13. Here, the first and second switches SW1 and SW2 are temporarily turned on and off at the time points at which the sustain voltage Vsus is applied, increased, and decreased so that the non-discharge power supplied to the panel is recovered and supplied to the circuit again. Accordingly, the first and second switches SW1 and SW2 are used as a circuit of energy recovery for improving the energy consumption.
In general, in a mass production of the AC type plasma display panel, the panel exhibits various characteristics, and the ramp-down slope shown in
Accordingly, the output of the scan electrode may be shown as
In order to avoid the disadvantage, another method for driving the AC type plasma display panel has been proposed. The driving method will be described with reference to
The output waveform of the scan electrode in this case is shown in
As described, in the address period, since the conditions such as the amount of the priming particles or the formation of the wall charge caused by the discharge in the preceding reset period largely influence the discharge condition in the address period, it is necessary to further smoothly generate the address discharge by maximally utilizing the priming particles when performing the address discharge.
Therefore, this disclosure is directed to providing a method for driving an AC type plasma display panel capable of improving an address discharge characteristic in such a manner that priming particles and a wall charge created by a discharge in a reset period are maximally utilized in a discharge in an address period.
The disclosure is also directed to providing a method for driving an AC type plasma display panel capable of improving a driving margin in such a manner that priming particles and a wall charge created by a discharge in a reset period are maximally utilized in a discharge in an address period.
Disclosed herein is a method for driving an AC type plasma display panel having a three-electrode structure in which one frame is divided into plural subfields, each of the plural subfields is divided into a reset period, an address period, and a sustain period, and all periods of the last subfield end within a time of one frame, the method for driving the AC type plasma display panel including: allowing a comparator of a scan electrode driving circuit to compare a reference voltage with an output voltage in a ramp-down discharge period of a scan electrode; allowing the comparator to output a control signal when the output voltage arrives at the reference voltage; allowing the scan electrode driving circuit to apply a predetermined voltage Vyl to all cells in response to the control signal; and allowing a logic control circuit, according to the control signal, to maintain an elapse time between a time point when the predetermined voltage Vyl is applied to all cells and a time point when the address period starts to be uniform even when a scan pulse is applied.
A scan voltage Vsc or a voltage larger than the scan voltage Vsc by V may be used as the reference voltage.
According to this disclosure, it is possible to improve the address characteristic and the driving margin by maintaining the elapse time period between the end time point of ramp-down to time when a first scan pulse is applied to be uniform even when the ramp-down slope is different in such a manner that a comparator of a scan electrode driver compares an output voltage Y3 with a reference voltage Y2 in the ramp-down discharge period and a logic control circuit outputs a control signal when the voltage values are equal to each other.
The above and other aspects, features and advantages of the disclosed exemplary embodiments will be more apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
a, 5b, and 5c are waveform diagrams showing driving waveforms in another method for driving an AC type plasma display panel according to a prior art, where the elapse time periods between an end time point of ramp-down discharge and a time when a first scan pulse is applied are different due to different ramp-down slopes;
a, 7b, and 7c are waveform diagrams showing driving waveforms in the method for driving the AC type plasma display panel according to an embodiment of present disclosure, where the elapse time periods between an end time point of ramp-down discharge and a time when a first scan pulse is applied are maintained to be constant even with different ramp-down slopes;
a, 9b, and 9c are waveform diagrams showing driving waveforms in the method for driving the AC type plasma display panel according to another embodiment of present disclosure, where the elapse time periods between an end time point of ramp-down discharge and a time when a first scan pulse is applied are maintained to be constant even with different ramp-down slopes.
Exemplary embodiments now will be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments are shown. This disclosure may, however, be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth therein. Rather, these exemplary embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of this disclosure to those skilled in the art. In the description, details of well-known features and techniques may be omitted to avoid unnecessarily obscuring the presented embodiments.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of this disclosure. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. Furthermore, the use of the terms a, an, etc. does not denote a limitation of quantity, but rather denotes the presence of at least one of the referenced item. The use of the terms “first”, “second” and the like does not imply any particular order, but they are included to identify individual elements. Moreover, the use of the terms first, second, etc. does not denote any order or importance, but rather the terms first, second, etc. are used to distinguish one element from another. It will be further understood that the terms “comprises” and/or “comprising”, or “includes” and/or “including” when used in this specification, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and the present disclosure, and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
In the drawings, like reference numerals in the drawings denote like elements. The shape, size and regions, and the like, of the drawing may be exaggerated for clarity.
Referring to
The scan electrode driving circuit 60 includes a comparator 61 and a switching circuit 20 having a structure shown in
The logic control circuit 70 generates a control signal for controlling the driving circuit, the scan IC, and a data IC. In order to solve the problems in the prior art, the output time points of the control signals for outputting the waveforms in respective periods are reset in advance.
Referring to
First, when a scan electrode voltage is in a ramp-down state in a reset period, a comparator 61 of a scan electrode driving circuit 60 compares a reference voltage Y2 with an output voltage Y3 of a switching circuit 20. During the ramp-down state, the comparator 61 continuously compares the reference voltage Y2 with the output voltage Y3. When the output voltage Y3 is equal to the reference voltage Y2, the comparator 61 generates the result as a corresponding signal, and inputs the corresponding signal to tenth, eleventh, twelfth, and thirteenth switches SW10, SW11, SW12, and SW13. By the control of the corresponding signal which is input, the eleventh and thirteenth switches SW11 and SW 13 are turned off, and the tenth and twelfth switches SW10 and SW12 are turned on. In such a state, a voltage Vyl shown in
When the output voltage Y3 is equal to the reference voltage Y2, the comparator 61 simultaneously inputs the corresponding signal to a logic control circuit 70. Accordingly, the logic control circuit 70 resets the output time point of the control signal for controlling a driving circuit, a scan IC, and a data IC in order to generate an address discharge. In detail, the ramp-down slopes are set differently in
The corresponding signal created by the comparator 61 is input to the logic control circuit 70 as shown in
In the prior art, as in the waveforms shown in
Thus, according to this disclosure, since it is possible to promptly perform the address operation after the ramp-down discharge as described above, it is possible to start the address operation by sufficiently utilizing the priming particles created by the ramp-down discharge. Accordingly, since the address discharge becomes more stable due to the priming effect, it is possible to improve the driving margin by preventing such phenomenon as vanishing caused by an error in the addressing.
The driving circuit shown in
In the driving circuit having such a configuration, as shown in
While the exemplary embodiments have been shown and described, it will be understood by those skilled in the art that various changes in form and details may be made thereto without departing from the spirit and scope of this disclosure as defined by the appended claims.
In addition, many modifications can be made to adapt a particular situation or material to the teachings of this disclosure without departing from the essential scope thereof. Therefore, it is intended that this disclosure not be limited to the particular exemplary embodiments disclosed as the best mode contemplated for carrying out this disclosure, but that this disclosure will include all embodiments falling within the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2008-0096455 | Oct 2008 | KR | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/KR2009/005597 | 9/30/2009 | WO | 00 | 3/29/2011 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2010/038981 | 4/8/2010 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20020041161 | Setoguchi et al. | Apr 2002 | A1 |
20030030599 | Kim | Feb 2003 | A1 |
20060097964 | Moon | May 2006 | A1 |
20060232508 | Furukawa et al. | Oct 2006 | A1 |
20070216605 | Kong et al. | Sep 2007 | A1 |
Number | Date | Country | |
---|---|---|---|
20110175889 A1 | Jul 2011 | US |