1. Field of the Invention
The present invention relates to a method for driving a plasma display panel (PDP).
The PDP is a self-luminous type display device with a characteristic good discernment (i.e., high resolution) and with a thin and large display screen. The PDP is attracting attention as a display device with which CRTs will be replaced in the near future. In particular, a surface discharge AC type PDP is highly expected to be a display device compatible with high-quality digital broadcasting, because it can be designed to have a large display screen. The surface discharge AC type PDP will be required to provide a higher quality than a CRT.
A high-quality display may be construed as a high-definition display, a display with a large number of gray-scale levels, a high-luminance display, or a high-contrast display. A high-definition display is accomplished by setting the pitch between pixels to a small value. A display with a large number of gray-scale levels is accomplished by increasing the number of sub-fields within a frame. Moreover, a high-luminance display is accomplished by increasing the amount of visible light permitted by certain power or increasing the number of times of sustain discharge. Furthermore, a high-contrast display is accomplished by minimizing the reflectance of extraneous light from the surface of a display panel or minimizing an amount of glow that occurs during black display which does not contribute to the display.
2. Description of the Related Art
The structure of a conventional plasma display panel and a conventional method for driving a plasma display panel will be described with reference to
A PDP 1 consists of sustain discharge electrodes X1 to X3 (hereinafter abbreviated to XI to X3 electrodes) and Y1 to Y3 (hereinafter abbreviated to Y1 to Y3 electrodes), addressing electrodes A1 to A4, and barriers 2. The above sustain discharge electrodes are juxtaposed in parallel with each other on one substrate. The addressing electrodes are formed to cross the sustain discharge electrodes on the other substrate. The barriers 2 are arranged in parallel with the addressing electrodes, thus separating discharge spaces from each other. A discharge cell is formed in areas defined by the mutually adjoining sustain discharge electrodes and the addressing electrodes crossing the sustain discharge electrodes. Phosphors used to produce visible light are placed in the discharge cells. A gas for bringing about discharge is sealed in a space between the substrates. In this drawing, for brevity's sake, the sustain discharge electrodes are arranged parallel to each other in threes, and the addressing electrodes number four.
In the PDP having the foregoing structure, sustain discharge is induced in lines defined by each sustain discharge electrode and sustain discharge electrodes on both sides thereof. Interspaces or lines (L1 to L5) defined by all the electrodes therefore can work as display lines. For example, the X1 electrode and Y1 electrode define a display line L1, and the Y1 electrode and X2 electrode define a display line L2.
During the reset period, a reset pulse of a voltage Vw exceeding a discharge start voltage is applied to all the X electrodes. Discharge is initiated in the lines defined by the X electrodes and adjoining Y electrodes. As a result, first discharge (reset discharge) is induced in all the lines (L1 to L5). Wall charges including positively-charged ions and electrons are produced in the discharge cells. Thereafter, the reset pulse is removed and the electrodes are retained at the same potential. Second discharge (self-erase discharge) is then induced due to the potential difference generated by the wall charges produced on the electrodes. At this time, since the electrodes are retained at the same potential, positively-charged ions and electrons stemming from discharge are recombined with each other within the discharge spaces. Consequently, the wall charges disappear. The magnitude of wall charges in all the display cells can be uniformed with the discharge (the distribution of wall charges is uniformed).
During the next addressing period, a scanning pulse of a voltage −Vy is applied successively to the electrodes starting with the Y1 electrode. An addressing pulse of a voltage Va is applied to the addressing electrodes according to display data. Consequently, addressing discharge is initiated. At this time, a pulse of a voltage Vx is applied to the X1 electrode to be paired with the Y1 electrode to participate in the display within the first field. Discharge having been induced in the spaces defined by the addressing electrodes and the Y1 electrode shifts to the line between the X1 electrode and Y1 electrode. Consequently, wall charges needed to initiate sustain discharge are produced near the X1 electrode and Y1 electrode. The potential at the X2 electrode to be paired with the Y1 electrode to define a line not involved in the display is retained at 0 V. It is therefore prevented that discharge is induced in the line defined by the X2 electrode. Likewise, addressing discharge is induced successively in the odd-numbered Y electrodes.
After the addressing discharge induced in the odd-numbered Y electrodes is completed, a scanning pulse is applied to the Y2 electrode. At this time, a pulse of a voltage Vx is applied to the X2 electrode to be paired with the Y2 electrode to thus participate in the display. The X3 electrode that is not shown is, like the X1 electrode, retained at 0 V. Likewise, addressing discharge is induced successively in the even-numbered Y electrodes. Consequently, addressing discharge is induced in the odd lines in the whole screen.
Thereafter, during the sustain discharge period, a sustain pulse of a voltage Vs is applied alternately to the X electrodes and Y electrodes. At this time, the phase of the sustain pulse is set so that a potential difference between paired electrodes defining a line not involved in display will be 0 V. It is thus prevented that discharge is induced in non-display lines. For example, sustain pulses that are mutually out of phase are applied to the pair of the X1 and Y1 electrodes participating in the display over the first field. In contrast, sustain pulses that are mutually in phase are applied to the pair of the Y1 and X2 electrodes defining a non-display line. Display is thus achieved over the first sub-field.
In
However, according to the foregoing conventional driving method, reset discharge is adopted. The pulse of the voltage Vw exceeding the discharge start voltage, with which discharge is initiated in discharge cells, is applied to the X electrodes. This results in intense discharge. Light emission stemming from the discharge is background light emission having no relation to the display of a picture. This leads to a deterioration in the contrast of the picture.
Moreover, in the foregoing driving method using the lines defined by all the sustain discharge electrodes as display lines, there is a possibility that reset discharge may not be induced stably in all the discharge cells. In other words, the reset pulse is applied to all the X electrodes in order to induce discharge in all display lines. A discharge start time at which discharge is initiated in each discharge cell differs from discharge cell to discharge cell. There is a possibility that discharge may not be induced in some cells.
Referring back to
Even if reset discharge is induced in all the cells, subsequent self-erase discharge may not be induced stably. The self-erase discharge is induced due to the potential difference generated by the wall charges stemming from reset discharge. The self-erase discharge may often be smaller in scale that the reset discharge. Depending on a difference in characteristics from discharge cell to discharge cell, the self-erase discharge may not be induced but wall charges stemming from the reset discharge may remain intact. Otherwise, when the reset discharge is completed, sufficient wall charges may not be produced and the self-erase discharge may not be induced. Consequently, subsequent addressing discharge is not induced normally in discharge cells that have not undergone erase discharge. This causes erroneous display.
As a method for solving the above problems, it is conceivable to raise the voltage of the reset pulse to induce discharge reliably in all cells. However, a further rise in discharge voltage will intensify the aforesaid background light emission and deteriorate the contrast of the picture.
If the reset period shifts to the addressing period with wall charges remaining intact in discharge cells because of the aforesaid cause, another problem arises. During the addressing period, as mentioned above, the voltage Vx is applied to X electrodes defining display lines. The other X electrodes defining non-display lines are held at 0 V, thus preventing the occurrence of addressing discharge. However, if unnecessary wall charges remain intact, discharge may be induced in the non-display lines.
For example, referring to
Moreover, sustain discharge induced during each sub-field may spread depending on the sustain discharge voltage Vs or cell structure. Referring to
The present invention attempts to solve the above problems. An object of the present invention is to provide a method for driving a plasma display panel in which reset discharge and erase discharge can be induced reliably without deterioration in the contrast of the picture, and addressing discharge can be induced stably.
For accomplishing the above object, according to the present invention, there is provided a method for driving a plasma display panel. In the plasma display panel, pluralities of first electrodes and second electrodes are arranged parallel to each other, and a plurality of third electrodes are arranged to cross the first and second electrodes. Moreover, discharge cells defined by areas in which the electrodes cross mutually are arranged in the form of a matrix. According to the driving method, during a reset period, the distribution of wall charges in the plurality of discharge cells are uniformed. During an addressing period, wall charges are produced in discharge cells according to display data. During a sustain discharge period, sustain discharge is induced in the discharge cells in which the wall charges are produced during the addressing period. The driving method comprises a step of applying a first pulse in which an applied voltage varies with time so as to induce first discharge in the lines defined by the first and second electrodes, and a step of applying a second pulse in which an applied voltage varies with time so as to induce second discharge as erase discharge in the lines defined by the first and second electrodes. Herein, these steps are carried out during the reset period.
According to the above driving method, a quite feeble discharge can be induced as reset discharge. An amount of light emission is limited. Despite the reset discharge, the contrast of the picture does not deteriorate remarkably. Subsequent erase discharge is not self-erase discharge but is induced by applying a pulse in which an applied voltage varies with time. The erase discharge can be induced irrespective of a difference in characteristics from discharge cell to discharge cell or the magnitude of residual wall charges. Moreover, since the discharge is feeble, the amount of glow is limited and the contrast of the picture does not deteriorate remarkably.
The above-mentioned effects of the present invention can be exerted even when the present invention is adapted to any conventional PDP in which each pair of sustain discharge electrodes provides one display line. Namely, the present invention is not limited to a PDP in which, as described mainly in the present specification, the lines defined by all electrodes are involved in the display.
The above object and features of the present invention will be more apparent from the following description of the preferred embodiment with reference to the accompanying drawings, wherein:
Preferred embodiments of the present invention will be described with reference to the appended drawings (
During the reset period, constant voltages, e.g., 0V are applied to the addressing electrodes, and pulses of positive and negative polarities are applied to the sustain discharge electrodes. Specifically, a pulse of a voltage −Vwx is applied to the X electrodes, and a pulse of a voltage Vwy is applied to the Y electrodes, and a first constant voltage is applied to the address electrodes. The pulse to be applied to the Y electrodes is a slope pulse that reaches the voltage Vwy whose voltage variation per unit time changes in magnitude. For example, as illustrated in
When a rectangular wave Vw similar to a conventional one is applied as an applied voltage, intense discharge is induced proportional to a difference Vw−Vf from a discharge start voltage Vf to be applied to initialize discharge in discharge cells. Excess wall charges are produced to affect adjoining discharge cells. However, since a slope pulse is adopted, when the applied voltage exceeds the discharge start voltage Vf to be applied to each discharge cell, each discharge cell starts discharging. The induced discharge is merely feeble. The magnitude of produced wall charges is small. Consequently, even if reset discharge is induced earlier in a certain discharge cell, the reset discharge will not affect adjoining discharge cells. Moreover, since the discharge is feeble, background glow is weak.
Thereafter, a pulse of a voltage Vex is applied to the X electrodes, and a pulse of a voltage −Vey is applied to the Y electrodes. As illustrated in
When self-erase discharge is employed as it is conventionally, discharge may not be induced depending on the magnitude of wall charges produced or the characteristic of discharge cells. According to the present invention, discharge is forcibly induced by applying a voltage Vex+Vey. Erase discharge is therefore induced reliably. Furthermore, since an applied pulse is a slope pulse, discharge is feeble. The contrast of the picture will not deteriorate. Moreover, the voltage Vex+Vey is set to be slightly lower than the discharge start voltage Vf. Wall charges of diminutive magnitude stemming from the first discharge are superimposed on the voltage, whereby erase discharge is induced.
Sustain discharge is induced fundamentally in the lines defined by the X and Y electrodes. Meanwhile, the addressing electrodes are retained at a potential lower than a sustain discharge voltage Vs. Wall charge of positive polarity are therefore produced on the addressing electrodes. For the first discharge in this embodiment, the pulse of negative polarity is applied to the X electrodes. Discharge is induced in the spaces defined by the addressing electrodes and X electrodes, and released charges are superimposed on the wall charges remaining on the addressing electrodes. Consequently, the wall charges remaining on the addressing electrodes above the X electrodes are erased. For the subsequent second discharge, the pulse of negative polarity is applied to the Y electrodes. Wall charges remaining on the addressing electrodes above the Y electrodes are erased.
Thereafter, during the addressing period, addressing discharge is induced by applying a scanning pulse successively to the Y electrodes. A voltage Vx is, conventionally, applied to X electrodes that are paired with the Y electrodes, to which the scanning pulse has been applied, to define display lines. Consequently, addressing discharge is induced. In contrast, a voltage −Vux is applied to X electrodes defining non-display lines. A potential difference from the Y electrodes is thus limited in order to prevent addressing discharge from being induced in the non-display lines. The scanning pulse is applied successively to the odd-numbered Y electrodes in order to induce addressing discharge. Thereafter, the scanning pulse is applied successively to the even-numbered Y electrodes in order to induce addressing discharge. This procedure is the same as that in the conventional method.
After the addressing period elapses, the sustain discharge period starts. A sustain pulse is applied alternately to the X electrodes and Y electrodes. Sustain discharge is induced repeatedly in cells having undergone addressing discharge during the addressing period. At this time, the phase of the sustain discharge pulse is determined as it conventionally is, so that sustain discharge will not be induced in non-display lines.
Referring to
In the aforesaid first embodiment, a pulse to be applied to the Y electrodes for first and second discharge is a slope pulse whose voltage variation per unit time changes in magnitude. The pulsating wave can be produced readily by constructing an RC circuit that consists of resistors R connected to a switching device for outputting a pulse and electrostatic capacitors C created among electrodes. A curve plotted by tracing the slope pulse is determined by the time constant defined by the RC circuit.
However, when the slope pulse is employed, the voltage variation of the pulse per unit time changes in magnitude with the rise or fall of the pulse. This causes a problem in that the intensity of discharge varies depending on at what time instant discharge is initiated. When the pulse is saturated to approximate a set voltage, if discharge is initiated, very feeble discharge can be realized. However, discharge may be initiated in a relatively early stage because of a difference in characteristics from discharge cell to discharge cell, that is, discharge may be initiated at the relatively sharp leading or trailing edge of the pulse. In this case, intense discharge may be induced, and wall charges of great magnitude may be produced.
When sustain discharge is induced with application of the sustain pulse, wall charges of predetermined magnitude are accumulated with the completion of discharge. When a certain time has elapsed since the completion of discharge, produced wall charges start neutralizing spatial charges existent in discharge spaces. After sufficient time has passed since the application of the last sustain pulse, reset discharge is induced. In this way, wall charges remaining at the end of the sustain discharge period can be erased to some extent. Consequently, the subsequent reset discharge can be induced with fewer residual wall charges. The reset discharge can therefore be induced stably. The time from the trailing edge of the sustain discharge pulse to the initiation of the next reset discharge, t1, should be longer than at least 1 μs, or preferably, should be 10 μs.
Moreover, in this embodiment, for the first discharge to be induced during the reset period, a pulse of negative polarity is applied to the X electrodes and a pulse of positive polarity is applied to the Y electrodes. At this time, the timing of applying the pulse of negative polarity is different from that of applying the pulse of positive polarity.
As mentioned in relation to the first embodiment, a pulse of negative polarity and a pulse of positive polarity are applied to the X electrodes and Y electrodes respectively at the same time. In this case, although a slope pulse is employed, intense discharge may be induced. In this embodiment, the timing of applying a pulse of negative polarity to the X electrodes is differentiated from the one of applying a pulse of negative polarity to the Y electrodes.
As mentioned above, a pulse of negative polarity to be applied to the X electrodes for first discharge exerts the effect of erasing wall charges remaining on the addressing electrodes. When the erase discharge is induced earlier, wall charges of positive polarity are produced on the X electrodes, to which the pulse of negative polarity has been applied, along with the erasure of wall charges on the addressing electrodes. If a second pulse of positive polarity is applied to the Y electrodes in this state, an effective voltage in the lines defined by the X and Y electrodes drops to prevent intense discharge. For merely preventing intense discharge, the voltage of negative polarity to be applied to the X electrodes is lowered according to a method. In this case, it becomes difficult to induce erase discharge in the spaces below the addressing electrodes. This is not preferable.
A delay time t2 from the application of a pulse to the X electrodes to application of a pulse to the Y electrodes should be at least about 5 μs.
In the aforesaid first to third embodiments, the potential at the Y electrodes which has reached Vwy is lowered to 0 V at the time of second discharge succeeding first discharge. Thereafter, a pulse for inducing the second discharge is applied. However, when the potential at the Y electrodes is lowered to 0 V, if high voltages are concurrently applied to the electrodes, intense discharge may be induced. When the application of a pulse of positive polarity to the X electrodes and the application of a pulse of negative polarity to the Y electrodes are concurrently carried out for the second discharge, it means that the high voltages are concurrently applied to the electrodes.
According to this embodiment, in the case of a portion “a” of
However, the case of the portion “a” of
The case of a portion “b” of
For example, the potential at the Y electrodes that has reached Vwy is lowered to Vs by connecting the Y electrodes to a power supply Vs for sustain discharge. Furthermore, a power collection circuit connected to the Y electrodes is used to lower the potential at the Y electrodes to a predetermined value. This technique is readily adopted. The power collection circuit is realized with a series resonant circuit composed of an inductor connected to the Y electrodes (or X electrodes) and a panel capacitor. The power collection circuit collects and reuses the sustain voltage Vs applied to the electrodes. During the sustain discharge period, the sustain voltage Vs is applied alternately to the X and Y electrodes. This action is equivalent to charging and discharging of the panel capacitor realized with the lines defined by the X and Y electrodes. The power collection circuit effectively utilizes the charging current and discharging current. The power collection circuit is indispensable to low power consumption to be attained in a PDP. By utilizing the power collection circuit, the potential at the Y electrodes can be lowered without addition of a new circuit.
After the potential at the Y electrodes is lowered to a predetermined value, the Y electrodes are connected to a conventional circuit for generating a slope erase pulse. Consequently, in this case, neither intense discharge will be induced nor the magnitude of a voltage variation per unit time will be increased. Nevertheless, the time required for the second discharge can be shortened.
A slope pulse which is to be applied to the Y electrodes for the second discharge has a negative polarity. Positive wall charges are therefore produced on the Y electrodes. In the aforesaid first to fourth embodiments, the potential at the Y electrodes is lowered to −Vy that is the voltage of the scanning pulse. Produced wall charges are of relatively great magnitude. During the subsequent addressing period, the scanning pulse of negative polarity is applied to the Y electrodes. At this time, if positive wall charges remain intact, the effective voltage of the scanning pulse is lowered. This leads to a possibility of hindering stable induction of addressing discharge. In contrast, the potential at the Y electrodes may be too high at the completion of the second discharge (for example, the unselected potential −Vsc at Y electrodes during the addressing period). In this case, negative wall charges are produced on the Y electrodes. Consequently, when the scanning pulse of negative polarity is applied to the Y electrodes, the negative wall charges are superimposed on the scanning pulse. Eventually, there arises a possibility that discharge may be induced in cells in which the addressing pulse has not been applied.
In this embodiment, the potential at the Y electrodes attained at the completion of the second discharge is an intermediate one between the selected potential −Vy at Y electrodes during the addressing period and the unselected potential −Vsc at Y electrodes. Addressing discharge can therefore be induced stably. Otherwise, for ensuring the same margin for driving as a conventionally ensured one, the applied voltage of the addressing pulse may be lowered. The potential at the Y electrodes to be attained should be set so that a rise ΔV from the selected potential −Vy at Y electrodes during the addressing period will fall within a range of 0<ΔV<20 V, or preferably, will be approximately 10 V.
After the first field or second field elapses, the states of charges in the cells are mutually different. This is because the discharged states of the cells attained within each field are mutually different. If wall charges whose polarity is opposite to that of an applied pulse used to carry out field reset remain intact at the start of the field reset period, the effective voltage of the applied pulse is lowered. This makes it difficult to carry out field reset stably. For example, in the example of
Consequently, negative wall charges of proper magnitude are accumulated at the end of the field reset charge adjustment period. When the field reset charge adjustment period is shifted to the field reset period in this state, the produced wall charges are superimposed on an applied pulse. Field reset can be carried out reliably.
In summary, the method for driving a plasma display panel according to one aspect of typical embodiments described above of the present invention is such that the first pulse of positive polarity is applied to the second electrodes, and a pulse of negative polarity is applied to the first electrodes. Thereafter, the second pulse of negative polarity is applied to the second electrodes, and a pulse of positive polarity is applied to the first electrodes.
According to the above driving method, the second pulse is applied to be superimposed on wall charges stemming from first discharge. Erase discharge can be induced reliably by utilizing the voltages of the wall charges. Moreover, the pulse of negative polarity is applied to the first electrodes for inducing the first discharge, or the second pulse of negative polarity is applied to the second electrodes for inducing second discharge. Wall charges remaining on the addressing electrodes at the completion of sustain discharge within a previous sub-field can be erased successfully.
Preferably, the method for driving a plasma display panel is such that the pulse to be applied for inducing first discharge is applied when a period longer than at least 1 μs has elapsed since the end of the sustain discharge period.
According to the above driving method, residual wall charges can be diminished prior to reset discharge.
Further, preferably, the method for driving a plasma display panel is such that, for inducing first discharge, the pulse of negative polarity is applied to the first electrodes before the first pulse of positive polarity is applied to the second electrodes.
According to the above driving method, wall charges remaining on the addressing electrodes can be erased, and it can be prevented that first discharge becomes intense.
Further, preferably, the method for driving a plasma display panel is such that each of the first and second pulses in which an applied voltage varies with time is a slope pulse whose voltage variation per unit time changes in magnitude.
According to the above driving method, there is a possibility that when a discharge start time differs with the state of a discharge cell, the intensity of discharge may vary. However, the method can be implemented with relatively simple circuitry.
Further, preferably, the method for driving a plasma display panel is such that each of the first and second pulses in which an applied voltage varies with time is a triangular wave whose voltage variation per unit time is constant.
According to the above driving method, although the circuitry is somewhat complex, feeble discharge can be induced reliably in all the discharge cells.
Further, preferably, the method for driving a plasma display panel is such that when the second pulse is applied, the potential at electrodes having reached a first potential with application of the first pulse is not lowered to a second potential that is the potential at the electrodes attained prior to the application of the first pulse.
According to the above driving method, it can be prevented that the second discharge becomes intense.
Further, preferably, the method for driving a plasma display panel is such that the potential at electrodes having reached the first potential with the application of the first pulse is lowered to a third potential higher than the second potential, and then the second pulse is applied.
According to the above driving method, the second discharge does not require a long time. Besides, it can be prevented that the second discharge becomes intense.
Further, preferably, the method for driving a plasma display panel is such that the potential at electrodes to be reached with application of the second pulse is higher than the selected potential at the second electrodes during the addressing period and lower than the unselected potential at the second electrodes during the addressing period.
According to the above driving method, wall charges of proper magnitude can remain intact prior to addressing discharge.
According to another aspect of typical embodiments described above of the present invention, there is provided the method for driving a plasma display panel. In the plasma display panel, pluralities of first electrodes and second electrodes are arranged parallel to each other, and a plurality of third electrodes are arranged to cross the first and second electrodes. Discharge cells defined with areas in which the electrodes cross mutually are arranged in the form of a matrix. According to the driving method, a first field and second field are temporally separated from each other. Within the first field, discharge is induced in the lines defined by the second electrodes and first electrodes adjoining one sides of the second electrodes for the purpose of display. Within the second field, discharge is induced in the lines defined by the second electrodes and first electrodes adjoining the other sides of the second electrodes for the purpose of display. The first and second fields each include a reset period, an addressing period, and a sustain discharge period. The reset period is a period during which the distribution of wall charges in the plurality of display cells is uniformed. The addressing period is a period during which wall charges are produced in discharge cells according to display data. The sustain discharge period is a period during which sustain discharge is induced in the discharge cells in which wall charges are produced during the addressing period. During the reset period, discharge is induced by applying a pulse whose applied voltage varies with the passage of time.
According to the above driving method, the lines defined by all the sustain discharge electrodes are involved in the display. A feeble discharge can be induced as reset discharge. The magnitude of wall charges to be produced is limited. The produced wall charges will not affect adjoining display lines. Moreover, since the discharge is feeble, an amount of light emission is limited. Despite reset discharge, the contrast of the picture will not deteriorate remarkably.
Preferably, the method for driving a plasma display panel is such that after discharge is induced by applying the pulse, a second pulse in which an applied voltage varies with time is applied for inducing erase discharge.
According to the above driving method, erase discharge is not self-erase discharge but is induced by applying a pulse in which an applied voltage varies with time. The erase discharge can be induced reliably irrespective of a difference in characteristics from discharge cell to discharge cell or the magnitude of residual wall charges. Moreover, since the discharge is feeble, an amount of light emission is limited. Despite the erase discharge, the contrast of the picture will not deteriorate remarkably.
Further, preferably, the method for driving a plasma display panel is such that during the addressing period within the first field, a pulse of first polarity is applied to ones of the first electrodes, a pulse of second polarity is applied to the others of the first electrodes, and a scanning pulse of second polarity is applied successively to the second electrodes. During the addressing period within the second field, a pulse of first polarity is applied to the others of the first electrodes, a pulse of second polarity is applied to ones of the first electrodes, and the scanning pulse of second polarity is applied successively to the second electrodes.
According to the above driving method, the lines defined by all the sustain discharge electrodes are involved in the display. The potential difference among non-display lines occurring during the addressing period is limited, whereby the occurrence of erroneous discharge can be prevented.
According to still another aspect of typical embodiments described above of the present invention, there is provided the method for driving a plasma display panel. In the plasma display panel, pluralities of first electrodes and second electrodes are arranged parallel to each other, and a plurality of third electrodes are arranged to cross the first and second electrodes. Discharge cells defined with areas in which the electrodes cross mutually are arranged in the form of a matrix. According to the driving method, a first field and second field are temporally separated from each other. Within the first field, discharge is induced in the lines defined by the second electrodes and first electrodes adjoining one sides of the second electrodes for the purpose of display. Within the second field, discharge is induced in the lines defined by the second electrodes and first electrodes adjoining the other sides of the first electrodes for the purpose of display. The first and second fields are each composed of a field reset period and a plurality of sub-fields. Each sub-field includes a reset period, an addressing period, and a sustain discharge period. The field reset period is a period during which discharge is induced for erasing wall charges remaining at the end of a previous field. The reset period is a period during which the distribution of wall charges in a plurality of discharge cells is uniformed. The addressing period is a period during which wall charges are produced in discharge cells according to display data. The sustain discharge period is a period during which sustain discharge is induced in the discharge cells in which wall charges are produced during the addressing period.
According to the above driving method, the lines defined by all the sustain discharge electrodes are involved in display. Wall charges remaining at the end of a previous field can be erased.
Preferably, the method for driving a plasma display panel is such that the field reset period is composed of four periods. During one of the four periods, discharge is induced in the lines defined by first even-numbered electrodes and second odd-numbered electrodes. During another period, discharge is induced in the lines defined by first odd-numbered electrodes and second even-numbered electrodes. During still another period, discharge is induced in the lines defined by the first odd-numbered electrodes and second odd-numbered electrodes. During the other period, discharge is induced in the lines between the first even-numbered electrodes and second even-numbered electrodes.
According to the above driving method, wall charges produced on the electrodes, especially, on the addressing electrodes can be erased reliably.
Further, preferably, the method for driving a plasma display is such that the discharge to be induced during the field reset period is accompanied by self-erase discharge. The self-erase discharge is induced by the potential difference generated by the wall charges. The wall charges are produced with the potential at the electrodes set to the same value after reset discharge is induced by applying a pulse to the electrodes.
According to the above driving method, after reset discharge is induced, wall charges can be erased stably by self-erase discharge.
Further, preferably, the method for driving a plasma display panel is such that the first and second fields each include a field reset charge adjustment period preceding the field reset period. The field reset charge adjustment period is a period during which wall charges are produced to be superimposed on charges released during the field reset period.
According to the above driving method, field reset can be achieved stably irrespective of the states of discharge cells attained at the end of an immediately preceding field.
Further, preferably, the method for driving a plasma display panel comprises a step of applying a first pulse in which an applied voltage varies with time, so as to induce discharge, and a step of applying a second pulse, in which an applied voltage varies with time, so as to adjust the magnitude of wall charges produced with the first pulse. These two steps are carried out during the field reset charge adjustment period.
According to the above driving method, wall charges to be superimposed on charges released during field reset can be left at a proper magnitude. Discharge to be induced in the field reset charge adjustment period is therefore a feeble discharge.
As explained above, according to typical embodiments of the present invention, a deterioration in the contrast of the picture can be suppressed. Besides, reset discharge and subsequent erase discharge can be induced reliably in all display lines. Consequently, the states of all the cells can be reliably uniformed during the reset period. Eventually, addressing discharge can be induced stably and erroneous display can be prevented.
Number | Date | Country | Kind |
---|---|---|---|
10-170825 | Jun 1998 | JP | national |
11-61660 | Mar 1999 | JP | national |
This application is a Continuation of application Ser. No. 11/842,713 filed Aug. 21, 2007, now issued as U.S. Pat. No. 8,018,167, which is a Continuation of application Ser. No. 11/224,999, filed Sep. 14, 2005, now issued as U.S. Pat. No. 7,345,667, which is a Continuation of application Ser. No. 10/748,328, filed Dec. 31, 2003, now issued as U.S. Pat. No. 7,009,585, which is a Continuation of application Ser. No. 09/334,623 filed, Jun. 17, 1999, now issued as U.S. Pat. No. 6,707,436 and claims the benefit of Japanese Patent Application No. 10-170825, filed Jun. 18, 1998, and Japanese Patent Application No. 11-61660, filed Mar. 9, 1999 in the Japanese Patent Office, the disclosures of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3803440 | Andoh et al. | Apr 1974 | A |
3906451 | Strom | Sep 1975 | A |
3935494 | Dick et al. | Jan 1976 | A |
4063131 | Miller | Dec 1977 | A |
4070663 | Kanatani et al. | Jan 1978 | A |
4206386 | Akutsu et al. | Jun 1980 | A |
4320418 | Pavliscak | Mar 1982 | A |
4347509 | Hardway et al. | Aug 1982 | A |
4392075 | Kamegaya et al. | Jul 1983 | A |
4429303 | Aboelfotoh | Jan 1984 | A |
4496879 | Suste | Jan 1985 | A |
4516053 | Amano | May 1985 | A |
4529909 | Kamegaya et al. | Jul 1985 | A |
4534744 | Kuznetzoff | Aug 1985 | A |
4554537 | Dick | Nov 1985 | A |
4611203 | Criscimagna et al. | Sep 1986 | A |
4692666 | Okamoto et al. | Sep 1987 | A |
4728864 | Dick | Mar 1988 | A |
4827186 | Knauer et al. | May 1989 | A |
4833463 | Dick et al. | May 1989 | A |
4866349 | Weber et al. | Sep 1989 | A |
4914352 | Gay et al. | Apr 1990 | A |
5030888 | Salavin et al. | Jul 1991 | A |
5066890 | Salavin et al. | Nov 1991 | A |
5075597 | Salavin et al. | Dec 1991 | A |
5086297 | Miyake et al. | Feb 1992 | A |
5116271 | Arimoto | May 1992 | A |
5150007 | Andreadakis | Sep 1992 | A |
5182489 | Sano | Jan 1993 | A |
5438290 | Tanaka | Aug 1995 | A |
5656893 | Shino et al. | Aug 1997 | A |
5663741 | Kanazawa | Sep 1997 | A |
5745086 | Weber | Apr 1998 | A |
5790087 | Shigeta et al. | Aug 1998 | A |
5852347 | Marcotte | Dec 1998 | A |
5877734 | Amemiya | Mar 1999 | A |
5943031 | Tokunaga et al. | Aug 1999 | A |
5952986 | Nguyen et al. | Sep 1999 | A |
5969478 | Shino et al. | Oct 1999 | A |
5982344 | Tokunaga | Nov 1999 | A |
6020687 | Hirakawa et al. | Feb 2000 | A |
6034482 | Kanazawa et al. | Mar 2000 | A |
6072448 | Kojima et al. | Jun 2000 | A |
6097358 | Hirakawa et al. | Aug 2000 | A |
6160529 | Asao et al. | Dec 2000 | A |
6160530 | Makino | Dec 2000 | A |
6184848 | Weber | Feb 2001 | B1 |
6195072 | Iwami et al. | Feb 2001 | B1 |
6211865 | Hosoi et al. | Apr 2001 | B1 |
6243084 | Nagai | Jun 2001 | B1 |
6256002 | Shinoda | Jul 2001 | B1 |
6262699 | Suzuki et al. | Jul 2001 | B1 |
6294875 | Kurata et al. | Sep 2001 | B1 |
6320560 | Sasaki et al. | Nov 2001 | B1 |
6342874 | Tokunaga et al. | Jan 2002 | B1 |
6414653 | Kobayashi | Jul 2002 | B1 |
6448960 | Shigeta | Sep 2002 | B1 |
6456263 | Hashimoto et al. | Sep 2002 | B1 |
6483251 | Setoguchi et al. | Nov 2002 | B2 |
6525486 | Awamoto et al. | Feb 2003 | B2 |
6603447 | Ito et al. | Aug 2003 | B1 |
6614413 | Tokunaga et al. | Sep 2003 | B2 |
6621229 | Kanazawa et al. | Sep 2003 | B2 |
6707436 | Setoguchi et al. | Mar 2004 | B2 |
6738033 | Hibino et al. | May 2004 | B1 |
6836261 | Kishi et al. | Dec 2004 | B1 |
7009585 | Setoguchi et al. | Mar 2006 | B2 |
7345667 | Setoguchi et al. | Mar 2008 | B2 |
20040252080 | Marcotte et al. | Dec 2004 | A1 |
Number | Date | Country |
---|---|---|
0 680 067 | Nov 1995 | EP |
0 762 373 | Mar 1997 | EP |
0782167 | Jul 1997 | EP |
0 554 172 | Apr 1998 | EP |
0 836 171 | Apr 1998 | EP |
0 855 691 | Jul 1998 | EP |
0 855 692 | Jul 1998 | EP |
49-106230 | Oct 1974 | JP |
49-115242 | Nov 1974 | JP |
51-32051 | Mar 1976 | JP |
S63-32830 | Jul 1986 | JP |
1-211243 | Aug 1989 | JP |
1-276531 | Nov 1989 | JP |
2-73395 | Mar 1990 | JP |
2-148645 | Jun 1990 | JP |
2-220330 | Sep 1990 | JP |
2-291597 | Dec 1990 | JP |
3-250536 | Nov 1991 | JP |
3-269933 | Dec 1991 | JP |
4-134401 | May 1992 | JP |
4-249032 | Sep 1992 | JP |
4-312742 | Nov 1992 | JP |
5-325793 | Dec 1993 | JP |
6-175607 | Jun 1994 | JP |
6-314078 | Nov 1994 | JP |
7-175438 | Jul 1995 | JP |
8-160910 | Jun 1996 | JP |
8-160912 | Jun 1996 | JP |
9-6280 | Jan 1997 | JP |
9-160525 | Jun 1997 | JP |
10-091116 | Apr 1998 | JP |
10-105111 | Apr 1998 | JP |
10-143107 | May 1998 | JP |
10-177363 | Jun 1998 | JP |
10-188824 | Jul 1998 | JP |
10-214057 | Aug 1998 | JP |
10-222119 | Aug 1998 | JP |
10-307560 | Nov 1998 | JP |
2000-214823 | Aug 2000 | JP |
2000-267625 | Sep 2000 | JP |
9720301 | Jun 1997 | WO |
Number | Date | Country | |
---|---|---|---|
20120032602 A1 | Feb 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11842713 | Aug 2007 | US |
Child | 13137354 | US | |
Parent | 11224999 | Sep 2005 | US |
Child | 11842713 | US | |
Parent | 10748328 | Dec 2003 | US |
Child | 11224999 | US | |
Parent | 09334623 | Jun 1999 | US |
Child | 10748328 | US |