"Signal Delay in General RC Networks w/ Application to Timing Simulation of Digital ICs"; Lin et al.; 1984 Conf. on Advanced Research in VLSI Excl: A Circuit Extractor for Ic Designs; McCormick; 21.sup.st Design Automation Conf. (IEEE) 1984 pp. 616-623. |
"Signal Delay in RC Tree Networks"; Rubinstein et al.; IEEE Trans Computer-Aided Design (V.C.AD-2, No. 3) Jul. 1983; pp. 202-210. |
"Switch Level Delay Models for Digital Mos VLSI"; Ousterhout; IEEE 21.sup.st Design Automation Conf., 1984; pp. 542-548. |
J.L. Wyatt, Jr., "Signal Propagation Delay in RC Models for Interconnect", Circuit Analysis, Simulation and Design, 2 ed., A.E. Ruehli, Elsevier, 1987, pp. 254-291. |
J. Rubinstein et al, "Signal Delay in RC Tree Networks", IEEE Transactions on Computer-Aided Design, 2 (1983), pp. 202-211. |
J.L. Wyatt, Jr., "Signal Delay in RC Mesh Networks", IEEE Transactions on Circuits Systems, 32 (1985), pp. 507-510. |
C.A. Zukowski, "Relaxing Bounds for Linear RC Mesh Circuits", IEEE Transactions on Computer-Aided Design, 5 (1986), pp. 305-312. |
P.K. Chan et al, "Bounds on Signal Delay in RC Mesh Networks", IEEE Transactions on Computer-Aided Design 8 (1989), PP. 581-589. |
M.A. Horowitz, "Timing Models for MOS Pass Networks", International Symposium on Circuits and Systems, pp. 198-201 IEEE, 1983. |
L.M. Brocco et al, "Macromodeling CMOS Circuits for Timing Simulation", IEEE Transactions on Computer-Aided Design, 7 (1989), pp. 1237-1249. |
M.A. Horowitz, "Timing Models for MOS Circuits", Ph.D. Thesis, Stanford University, 1983. |