Claims
- 1. A method for fabricating a self-aligned double-polysilicon type bipolar transistor with a heterojunction base comprising the steps of:
forming a semiconductor substrate with an active region by non-selective epitaxy; forming an isolating region that surrounds the active region of the semiconductor substrate; and forming a semiconducting heteojunction region on top of the active region and the isolating region; forming a stack on top of the active region comprising the sub-steps of:
disposing an etch stop layer on top of the active region; disposing a polysilicon layer having the same type of conductivity as the semiconducting heterojunction region, wherein the polysilicon layer is overdoped with respect to the semiconducting heterojunction region; disposing at least one upper insulating layer; defining an emitter window with an outer periphery above the active region by etching the stack so as to stop at the etch stop layer; replacing the etch stop layer by an electrically conducting replacement material at the outer periphery of the emitter window; and forming an emitter region resting partially on the at least one upper insulating layer.
- 2. The method according to claim 1, wherein the step of forming a semiconducting heterojunction region includes forming a semiconducting heterojunction region comprising a layer made of a silicon-germanium alloy surmounted by a silicon layer.
- 3. The method according to claim 2, wherein the step of replacing the etch stop layer includes etching the replacement material so as to leave the replacement material only between the semiconducting heterojunction region and the polysilicon layer.
- 4. The method according to claim 2, wherein the step of disposing a stop layer includes disposing a stop layer formed from the same material as a material forming the at least one upper insulating layer of the stack.
- 5. The method according to claim 4, further comprising the sub-step of:
disposing a protective layer on top of the at least one upper insulating layer and on top of the outer periphery of the emitter window, wherein the protective layer is made of a material which is different than a material forming the etch stop layer and wherein in the step of replacing the etch stop layer by an electrically conducting replacement material at the outer periphery of the emitter window includes replacing the the protective layer with the electrically conducting replacement material.
- 6. The method according to claim 5, wherein in the step of disposing an etch stop layer includes disposing an etch stop layer formed from silicon oxide.
- 7. The method according to claim 6, wherein in the step of disposing at least one upper insulating layer includes disposing at least one upper insulating layer formed from silicon oxide.
- 8. The method according to claim 5, wherein in the step of disposing a protective layer includes displosing a protective layer formed from silicon nitride.
- 9. The method according to claim 3, wherein the step of replacing the etch stop layer includes replacing the etch stop layer by isotropical etching so that the stop layer under the polysilicon layer is locally removed over a length (L) which is at least five times greater than a thickness of the replacement material.
- 10. The method according to claim 5, wherein the step of replacing the etch stop layer includes replacing the etch stop layer by isotropical etching so that the stop layer under the polysilicon layer is locally removed over a length (L) which is at least five times greater than a thickness of the replacement material.
- 11. The method according to claim 1, wherein the step of replacing the etch stop layer included replacing the etch stop layer with a replacement material formed from a heavily doped silicon-germanium alloy.
- 12. The method according to claim 10, wherein the step of replacing the etch stop layer included replacing the etch stop layer with a replacement material formed from a heavily doped silicon-germanium alloy.
- 13. The method according to claim 1, wherein the step of forming the emitter region includes forming the emitter region with electrically insulation regions comprising two different insulation materials.
- 14. A method for fabricating a self-aligned double-polysilicon type bipolar transistor with a heterojunction base, the transistor comprising a semiconducting heterojunction region lying over an active region of a semiconductor substrate and over an isolating region delimiting the active region, and incorporating an intrinsic base region, wherein the semiconducting region forms an upper surface, the method comprising the steps of:
forming an emitter window with an outer periphery above the active region, by etching a stack formed from layers of:
an etch stop layer on top of the active region; a polysilicon layer on top of the etch stop layer having the same type of conductivity as the semiconducting heterojunction region, wherein the polysilicon layer is overdoped with respect to the semiconducting heterojunction region; and an upper upper insulating layer on top of the polysilicon layer; replacing the etch stop layer by an electrically conducting replacement material at the outer periphery of the emitter window; and forming an emitter region resting partially on the upper insulating layer.
- 15. A self-aligned double-polysilicon type bipolar transister with a heterojunction base, comprising:
a semiconducting heterojunction region lying over an active region of a semiconductor substrate and over an isolating region delimiting the active region, and incorporating an intrinsic base region, wherein the semiconducting region forms an upper surface; an emitter region situated above the active region and coming into contact with the upper surface of the semiconducting heterojunction region; and a polysilicon layer forming an extrinsic base region, situated on each side of the emitter region and separated from the semiconducting heterojunction region by a separation layer comprising an electrically conducting connection part situated just outside the emitter region, the connection part ensuring an electrical contact between the extrinsic base and the intrinsic base.
- 16. The self-aligned double-polysilicon type bipolar transistor according to claim 15, wherein a length (L) of the connection part is at least five times greater than the thickness of the connection part.
- 17. The self-aligned double-polysilicon type bipolar transistor according to claim 15, wherein the connection part is formed from a heavily dolled silicon-germanium alloy.
- 18. The self-aligned double-polysilicon type bipolar transistor according to claim 16, wherein the connection part is formed from a heavily doped silicon-germanium alloy.
- 19. The self-aligned double-polysilicon type bipolar transistor according to claim 15, wherein the extrinsic base region and the connection part are separated from the emitter region by an electrically insulating region comprising two different insulating materials.
- 20. The self-aligned double-polysilicon type bipolar transistor according to claim 18, wherein the extrinsic base region and the connection part are separated from the emitter region by an electrically insulating region comprising two different insulating materials.
Priority Claims (1)
Number |
Date |
Country |
Kind |
0003845 |
Mar 2000 |
FR |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is based upon and claims priority from prior French Patent Application No. 0003845 filed Mar. 27, 2000, and is hereby incorporated by reference in its entirety.