Claims
- 1. A method for fabricating a memory cell configuration, which comprises:etching isolation trenches with side regions into a semiconductor substrate and thereby forming webs between the isolation trenches; producing channel regions on the side regions of the isolation trenches; producing bit lines on the side regions of the isolation trenches after the channel regions have been produced; and subsequent to producing the bit lines, performing an etching step resulting in the isolation trenches penetrating more deeply into the semiconductor substrate.
- 2. The method according to claim 1, which comprises performing ion implantation to produce the bit lines.
- 3. The method according to claim 1, which comprises converting the bit lines into a metal-silicon compound.
Priority Claims (1)
Number |
Date |
Country |
Kind |
198 12 948 |
Mar 1998 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a division of U.S. application Ser. No. 09/668,485, filed Sep. 25, 2000, now U.S. Pat. No. 6,365,944, which was a continuation of copending International application PCT/DE99/00762, filed Mar. 17, 1999, which designated the United States.
US Referenced Citations (6)
Foreign Referenced Citations (4)
Number |
Date |
Country |
195 10 042 |
Sep 1996 |
DE |
0 547 711 |
Jun 1993 |
EP |
04-109670 |
Apr 1992 |
JP |
WO 9633513 |
Oct 1996 |
WO |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/00762 |
Mar 1999 |
US |
Child |
09/668485 |
|
US |