This application claims the benefit of priority to German Application No. 102 55 686.5, which was filed in the German language on Nov. 28, 2002.
The present invention relates to a method for fabricating a semiconductor structure.
Although applicable, in principle, to any desired integrated circuits, the present invention and also the problem area on which it is based are explained with regard to memory cell semiconductor structures with trench capacitors in silicon technology.
In
Accommodated in the active regions AA1 to AA7 are respective selection transistors (not shown) for the trench capacitors G1 to G8. In this case, the selection transistors of in each case two trench capacitors, for example G4 and G5 have a common bit line terminal lying approximately in the center of the active region, in this case AA4. Situated between the bit line terminal and the respective trench capacitor is a gate line terminal connected to a respective word line. In the case of the present layout, the bit lines (not shown) run in the row direction and the word lines (not shown) run in the column direction. The cells are configured symmetrically with respect to the common bit line terminal.
Filling the isolation trench structure with the insulating filling material, which is generally composed of silicon oxide, has proved to be problematic in case of such an arrangement scheme for a memory cell semiconductor structure with trench capacitors. This is because the structures have a high aspect ratio in particular in the isolation trenches between the adjacent rows, which generally has the effect that shrink holes form in the insulating filling material. It is primarily at the location at which two adjacent active regions overlap that the aspect ratio of the STI trench to be filled is very high and the risk of shrink hole formation is thus the greatest.
Usually, the shrink hole formation can only be avoided by carrying out multiple deposition and wet-chemical etching-back of the insulating filling material.
The present invention provides an improved method for fabricating such a semiconductor structure which makes it possible to reduce the risk of shrink hole formation during filling of the isolation trenches.
Advantages of the fabrication method according to the invention are, in particular, that the aspect ratio can be relaxed in the critical overlap region and regions with a particularly critical aspect ratio are eliminated or can at least be greatly reduced in size. The risk of shrink hole formation during filling of the isolation trenches is reduced from the outset in this way.
The process results in reduction or elimination of an overlap region between two strip sections of adjacent rows in comparison with an overlap region which would be present without the receding process.
In accordance with one preferred embodiment, the trenches each have a trench capacitor with a corresponding filling, which is sunk with respect to the top side of the semiconductor substrate.
In accordance with a further preferred embodiment, the receding process is realized by an isotropic, preferably wet-chemical, etching process, as a result of which the thickness of the hard mask that has been caused to recede is reduced in comparison with the thickness of the hard mask. The aspect ratio can be configured even more favorably as a result.
In accordance with a further preferred embodiment, the first hard mask is composed of silicon nitride.
In accordance with a further preferred embodiment, the second hard mask is composed of silicon oxide.
In accordance with a further preferred embodiment, the filling material is composed of silicon oxide.
In accordance with a further preferred embodiment, the receding process results in complete elimination of an overlap region between two strip sections of adjacent rows.
Exemplary embodiments of the invention are illustrated in the drawings and explained in more detail in the description given below.
a-f show successive method stages of a method for fabricating a semiconductor structure as an embodiment of the present invention.
In
The embodiment illustrated in
In
The right-hand part of
The sectional illustration of
As can further be seen from
Finally, UC in
In accordance with
In a subsequent process step illustrated in
As can be seen from
In a concluding process step in accordance with
e and 1f show, in a comparison, the critical overlap region KB′ and KB, respectively, in the case of causing the hard mask 50 made of silicon nitride to recede and in the case where no receding process is carried out. It can clearly be discerned that the overlap region KB′ in the case of the receding process is significantly smaller than the overlap region KB in the case where this step is absent.
In the case of known structures, it was possible to relax the aspect ratio in the critical overlap region KB from 4.2 to 2.9 by means of the procedure according to the invention.
Although the present invention has been described above on the basis of a preferred exemplary embodiment, it is not restricted thereto, but rather can be modified in diverse ways.
In particular, the selection of the mask and substrate materials are exemplary of the arrangement thereof are only by way of example and can be varied in many different ways.
Although in the above embodiment, the process of causing the hard mask 50 made of silicon nitride to recede still leaves a small overlap region KB′, this receding process could be carried out in such a way that the overlap region is completely removed.
Number | Date | Country | Kind |
---|---|---|---|
102 55 686 | Nov 2002 | DE | national |
Number | Name | Date | Kind |
---|---|---|---|
6873000 | Goldbach et al. | Mar 2005 | B2 |
20030045051 | Pohl et al. | Mar 2003 | A1 |
20030072198 | Goldbach et al. | Apr 2003 | A1 |
Number | Date | Country |
---|---|---|
101 39 430 | Mar 2003 | DE |
101 39 431 | Mar 2003 | DE |
101 49 199 | Apr 2003 | DE |
Number | Date | Country | |
---|---|---|---|
20040157390 A1 | Aug 2004 | US |