Claims
- 1. A MOS structure, comprising:two first activated areas of a first field effect transistor, said two first activated areas having a first conductivity type and being laterally spaced apart from one another; two second activated areas of a second field effect transistor adjacent said first field effect transistor, said two second activated areas having a second conductivity type opposite said first conductivity type; an isolation barrier comprising dielectric material and disposed between a first activated area and a second activated area, said isolation barrier having at most the same height as at least said second activated area; and an interconnect comprising conductive material, said interconnect including at least one downwardly extending member to communicate with said first activated area and said second activated area.
- 2. The MOS structure of claim 1, wherein said two first activated areas each comprise polysilicon.
- 3. The MOS structure of claim 2, wherein said polysilicon comprises an n-type dopant.
- 4. The MOS structure of claim 2, wherein said polysilicon comprises a p-type dopant.
- 5. The MOS structure of claim 2, wherein said two second activated areas each comprise polysilicon.
- 6. The MOS structure of claim 1, wherein said dielectric material comprises silicon oxide or silicon nitride.
- 7. The MOS structure of claim 1, wherein said interconnect comprises a single downwardly extending member that contacts both said first activated area and said second activated area.
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/249,962, filed Feb. 12, 1999, now U.S. Pat. No. 6,320,203 issued Nov. 20, 2001, which is a divisional of application Ser. No. 08/900,906, filed Jul. 28, 1997, now U.S. Pat. No. 6,140,160, issued Oct. 31, 2000.
US Referenced Citations (28)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/249962 |
Feb 1999 |
US |
Child |
09/941202 |
|
US |