Claims
- 1. A MOS structure, comprising:at least two first activated areas of a first conductivity type, adjacent activated areas of said first conductivity type being laterally spaced apart from one another to facilitate at least partial positioning of a transistor gate structure laterally therebetween; at least two second activated areas of a second conductivity type, said second conductivity type being opposite said first conductivity type; at least one isolation barrier comprising a dielectric material, said at least one isolation barrier located between at least one first activated area and at least one second activated area, said at least one isolation barrier having at most the same height as said at least one second activated area; and at least one conductive plug with a single downwardly extending member contacting a first activated area, a second activated area, and an isolation barrier located between said first and second activated areas.
- 2. The MOS structure of claim 1, wherein said at least two first activated areas each comprise doped polysilicon.
- 3. The MOS structure of claim 2, wherein said doped polysilicon comprises an n-type dopant.
- 4. The MOS structure of claim 2, wherein said doped polysilicon comprises a p-type dopant.
- 5. The MOS structure of claim 2, wherein said at least two second activated areas each comprise doped polysilicon.
- 6. The MOS structure of claim 5, wherein said doped polysilicon of said at least two second activated areas comprises a dopant with a conductivity type opposite that of said at least two first activated areas.
Parent Case Info
This is a divisional of application Ser. No. 08/900,906 filed Jul. 28, 1997 and issued as U.S. Pat. No. 6,140,160.
US Referenced Citations (23)