Number | Date | Country | Kind |
---|---|---|---|
6-003464 | Jan 1994 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
4443930 | Hwang et al. | Apr 1984 | |
4640004 | Thomas et al. | Feb 1987 | |
4782033 | Gierisch et al. | Nov 1988 | |
4786611 | Pfiester | Nov 1988 | |
4912542 | Suguro | Mar 1990 | |
4920071 | Thomas | Apr 1990 | |
5100811 | Winnerl et al. | Mar 1992 | |
5162884 | Lion et al. | Nov 1992 | |
5190886 | Asahina | Mar 1993 | |
5268590 | Pfiester et al. | Dec 1993 | |
5341014 | Fujii et al. | Aug 1994 | |
5355010 | Fujii et al. | Oct 1994 | |
5459101 | Fujii et al. | Oct 1995 |
Number | Date | Country |
---|---|---|
57-192079 | Nov 1982 | JPX |
1-265542 | Oct 1989 | JPX |
2-192161 | Jul 1990 | JPX |
2-222149 | Sep 1990 | JPX |
3-41762 | Feb 1991 | JPX |
5-183117 | Jul 1993 | JPX |
6-45544 | Feb 1994 | JPX |
Entry |
---|
C.L. Chu et al., "Technology Limitations for N.sup.30 /P.sup.30 Polycide Gate CMOS due to Lateral Dopant Diffusion in Silicide/Polysilicon Layers", IEEE Electron Device Letters, vol. 12, No. 12, Dec. 1991. |
T. Fujii et al., "Dual (n.sup.30 /p.sup.30) Polycide Gate Technology using Si-rich WSix to Exterminate Lateral Dopant Diffusion", 1994 Symposium on VLSI Technology Digest of Technical Papers, pp. 117-118, 7-9 Jun. 1994. |
L. C. Parrillo et al., "A Fine-Line CMOS Technology That Uses P.sup.30 -Polysilicon/Silicide Gates for NMOS and PMOS Devices", IEEE IEDM Technical Digests, pp. 418-422, Dec. 1984. |