Method for fabricating semiconductor layer having textured surface and method for fabricating solar cell

Information

  • Patent Grant
  • 8609456
  • Patent Number
    8,609,456
  • Date Filed
    Sunday, September 9, 2012
    12 years ago
  • Date Issued
    Tuesday, December 17, 2013
    11 years ago
Abstract
The disclosure provides a method for fabricating a semiconductor layer having a textured surface, including: (a) providing a textured substrate; (b) forming at least one semiconductor layer on the textured substrate; (c) forming a metal layer on the semiconductor layer; and (d) conducting a thermal process to the textured substrate, the semiconductor layer and the metal layer, wherein the semiconductor layer is separated from the textured substrate by the thermal process to obtain the semiconductor layer having the metal layer and a textured surface.
Description
CROSS REFERENCE TO RELATED APPLICATIONS

This Application claims priority from Taiwan Patent Application Serial No. 101105045, filed on Feb. 16, 2012, the entirety of which is incorporated by reference herein.


TECHNICAL FIELD

The present disclosure relates to a method for fabricating a semiconductor layer having a textured surface and method for fabricating a solar cell.


BACKGROUND

In order to reduce the production costs of solar cells, thin wafer technology has been developed. Currently, a thin wafer is formed by cutting the wafer. However, thin wafers are easily broken during the cutting process. The thin wafer is then assembled into the cell, and it is a challenge to avoid the thin wafer from becoming damaged during the assembly process.


Additionally, because the surfaces of the thin wafer are smooth, the thin wafer having a textured surface is formed by dry etching process, not by wet etching process. Therefore, there is a need to develop a thin wafer having a textured surface for usage in solar cell.


SUMMARY

The disclosure provides a method for fabricating a semiconductor layer having a textured surface, comprising: (a) providing a textured substrate; (b) forming at least one semiconductor layer on the textured substrate; (c) forming a metal layer on the semiconductor layer; and (d) conducting a thermal process to the textured substrate, the semiconductor layer and the metal layer, wherein the semiconductor layer is separated from the textured substrate by the thermal process to obtain the semiconductor layer having the metal layer and a textured surface.


The disclosure also provides a method for fabricating a solar cell, comprising: (a-2) providing a textured substrate; (b-2) forming at least one silicon layer on the textured substrate; (c-2) forming a metal layer on the silicon layer; (d-2) conducting a thermal process to the textured substrate, the semiconductor layer and the metal layer, wherein the silicon layer is separated from the textured substrate by the thermal process to obtain the silicon layer having the metal layer and a textured surface; (e-2) forming an anti-reflection layer on the silicon layer having a textured surface; and (f-2) forming an electrode layer on the anti-reflection layer.


A detailed description is given in the following embodiments with reference to the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWING

For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIGS. 1A-1E show a series of cross-sectional schematic representations of a method for fabricating the semiconductor layer having a textured surface in accordance with an embodiment of the disclosure;



FIGS. 2A-2G show a series of cross-sectional schematic representations of a method for fabricating a solar cell in accordance with an embodiment of the disclosure;



FIG. 3 shows a scanning electron microscopy (SEM) image of the textured substrate in accordance with an embodiment of the disclosure; and



FIG. 4 shows a scanning electron microscopy (SEM) image of the semiconductor layer having a textured surface in accordance with an embodiment of the disclosure.





DETAILED DESCRIPTION

The following description is of the embodiments of carrying out the disclosure This description is made for the purpose of illustrating the general principles of the disclosure and should not be taken in a limiting sense. The scope of the disclosure is best determined by reference to the appended claims.


Referring to FIG. 1A-1F, the disclosure provides a method for fabricating a semiconductor layer having a textured surface The method comprises steps (a)-(d).


Firstly, referring to FIG. 1A, a textured substrate 102 is provided. The substrate 102 comprises heat resistance materials. The substrate 102 comprises sapphire, quartz, silicon carbide (SiC) or oxide crystalline. The patterns of the textured substrate 102 may be regular or irregular patterns, such as pyramid, inverted pyramid or porous etc . . .


In one embodiment, the sapphire is used as the textured substrate 102, and a textured sapphire substrate is obtained by a patterned process (lithography process).


Referring to FIG. 1B, the method continues in step (b), wherein at least one semiconductor layer 104 is formed on the textured substrate 102. The semiconductor layer 104 comprises silicon (Si), germanium (Ge), silicon germanium (SiGe), gallium nitride (GaN), gallium arsenide (GaAs), gallium phosphide (GaP), indium nitride (InN), indium phosphide (InP) or combinations thereof. The silicon comprises multi-crystalline silicon, single crystalline silicon or micro-crystalline silicon.


Note that the semiconductor layer 104 may be a single layer or multi-layers which may be adjusted by those skilled in the art according to the actual application.


The semiconductor layer 104 is formed by a chemical vapor deposition method (CVD), physical vapor deposition method (PVD) or molecular beam epitaxy (MBE).


Additionally, before step (c), the method further comprises performing a doping step to the semiconductor layer 104.


In one embodiment, a P-type silicon is formed by doping with a P-type dopant. The P-type dopant comprises boron (B), aluminum (Al), geranium (Ge) indium (In), etc . . .


In another embodiment, an N-type silicon is formed by doping with an N-type dopant. The N-type dopant comprises phosphorus (P), arsenic (As), antimony (Sb), etc . . .


Referring to FIG. 1C, the method continues in step (c), wherein a metal layer 106 is formed on the semiconductor layer 104. The metal layer 106 comprises gold, aluminum, silver or combinations thereof.


The metal layer 106 is formed by a coating method, printing method, electroplating method or physical vapor deposition method (PVD).


Referring to FIG. 1D, the method continues in step (d), wherein a thermal process is conducted on the textured substrate 102, the semiconductor layer 104 and the metal layer 106, wherein the semiconductor layer 104 is separated from the textured substrate 102 by the thermal process to obtain the semiconductor layer 104a having the metal layer 106 and a textured surface.


The thermal process in an embodiment is conducted at a temperature of about 200-1000° C., and in another embodiment about 250-550° C. The thermal process in an embodiment is conducted for about 10-60 minutes, and in another embodiment about 15-30 minutes.


Referring to FIG. 1E, the method continues in step (e), wherein the semiconductor layer 104a having a textured surface is formed on the metal layer 106, in one embodiment, the semiconductor layer 104a having textured surface has a thickness of about 1-100 μm, and in another embodiment the semiconductor layer 104a having textured surface has a thickness of about 2-50 μm.


Note that the metal layer 106 and the semiconductor layer 104 are bonded tightly by the thermal process. A deformation stress is produced in the metal layer 106 due to the difference of thermal expansion coefficients between the metal layer 106 and the textured substrate 102. Thus, the semiconductor layer 104 is separated from the textured substrate 102 by the thermal process and the semiconductor layer 104a having a thin and textured surface is obtained.


Furthermore, referring to FIG. 2A-2G, the disclosure provides a method for fabricating a solar cell. The method comprises step (a-2)-(f-2).


Firstly, a textured substrate 202 is provided .The material of the textured substrate 202 is the same as that of the textured substrate 102, and thus is omitted.


Referring to FIG. 2B, the method continues in step (b-2), wherein at least one first silicon layer 204 is formed on the textured substrate 202. The silicon layer 204 comprises multi-crystalline silicon, single crystalline silicon or micro-crystalline silicon.


In one embodiment, a single first silicon layer 204 may be formed, and the first silicon layer 204 may be a doped silicon layer, such as a P-type or N-type silicon layer. The P-type silicon layer is formed by doping boron (B), aluminum (Al), geranium (Ge), indium (In), etc . . . The N-type silicon layer is formed by doping phosphorus (P), arsenic (As), antimony (Sb), etc . . .


Referring to FIG. 2C (optional), a second silicon layer may be formed. The second silicon layer 206 of a different doped type is formed on the first silicon layer 204. For example, a P-type first silicon layer 204 is firstly formed, and then a second, N-type silicon layer 206 is formed on the P-type first silicon layer 204.


Note that although FIG. 2B-2C shows two silicon layers, multi-layers may also be formed by those skilled in the art according to the actual application.


Referring to FIG. 2D, the method continues in step (c-2), wherein a metal layer 208 is formed on the first silicon layer 204 and the second silicon layer 206. If the second silicon layer 206 is not formed (FIG. 2C is not performed), the metal layer 208 is only formed on the first silicon layer 204. The material and fabrication method of the metal layer 208 are described above, and thus are omitted.


Referring to FIG. 2E, the method continues in step (d-2), wherein a thermal process is conducted on the textured substrate 202, the first silicon layer 204 and second silicon layer 206, and the metal layer 208, wherein the first silicon layer 204 and the second silicon layer 206 is separated from the textured substrate 202 by the thermal process to obtain a first silicon layer 204a having the metal layer 208 and a textured surface.


The thermal process is conducted at a temperature of about 200-1000° C., and in another embodiment the thermal process is conducted at a temperature of about 250-600° C. The thermal process in an embodiment is conducted for about 10-60 minutes, and in another embodiment, the thermal process is conducted for about 15-30 minutes


Then, referring FIG. 2F, the method continues in step (e-2), wherein an anti-reflection layer (ARC) 210 is formed on the first silicon layer 204a having a textured surface. The anti-reflection layer (ARC) 210 is a dielectric material which comprises silicon nitride (SiN), silicon dioxide (SiO2), titanium dioxide (TiO2) or tantalum oxide (Ta2O5). The anti-reflection layer (ARC) 210 is formed by plasma enhanced chemical vapor deposition, (PECVD), low pressure chemical vapor deposition (LPCVD), ink jet printing or coating method.


Referring to FIG. 2G, the method continues in step (f-2), wherein an electrode layer 212 is formed on the anti-reflection layer (ARC) 210. The electrode layer 212 comprises aluminum, silver or combinations thereof. Thus, a thin solar cell 20 having a thickness of about 1-100 μm and in another embodiment having a thickness of about 2-50 μm is obtained. The electrode layer 212 is formed by a coating method, printing method, electroplating method or physical vapor deposition method (PVD).


In addition to being used in the solar-cell field, the method for fabricating a semiconductor layer having a textured surface of the disclosure may be used in other semiconductor fabrication processes.


EXAMPLE
Example 1

Firstly, a textured sapphire substrate was provided FIG. 3 shows a scanning electron microscopy (SEM) image of the textured substrate. As shown in FIG. 3, the textured sapphire substrate had regular patterns.


Then, a 3 μm of micro-crystalline silicon layer was formed on the sapphire substrate by plasma enhanced chemical vapor deposition (PECVD) (experimental conditions: gas: silane (SiH4); temperature: about 200° C.; pressure: 0.5 torr; RF power: 200 W).


Then, a conductive silver glue (Dupont PV-159) was coated on the micro-crystalline silicon layer. Next, the textured sapphire substrate was put in an oven about at 600° C. for 30 minutes, and the micro-crystalline silicon layer was separated from the textured substrate by the thermal process. Thus, the conductive silver glue having a thin and textured silicon layer having a thickness of about 1-100 μm, and in another embodiment having a thickness of about 2-50 μm. FIG. 4 shows a scanning electron microscopy (SEM) image of the silicon layer having a textured surface.


Example 2

The experimental condition of Example 2 was the same as that of Example 1, except that a different type of conductive silver glue (Dupont PV-412) was coated on the micro-crystalline silicon layer. Then, the textured sapphire substrate was put in an oven at 250° C. for 10 minutes, and the micro-crystalline silicon layer was separated from the textured sapphire substrate by the thermal process. Thus, the conductive silver glue has a thin and textured silicon layer having a thickness of about 1-100 μm, and in another embodiment having a thickness of about 2-50 μm.


Example 3

Fabricating the Solar Cell


A silicon nitride anti-reflection layer was coated on the thin and textured silicon layer of Example 1. Then, a silver layer was formed on the silicon nitride anti-reflection layer by an electroplating method. Thus, a solar cell was obtained The conductive silver glue was used as a back contact, and the silver layer was used as a front contact.


Example 4

A 3 μm micro-crystalline silicon layer was formed on the textured sapphire substrate by plasma enhanced chemical vapor deposition (PECVD) (the experimental conditions was the same as Example 1).


A 150 nm Ge0.1Si0.9 alloy layer was formed on the micro-crystalline silicon layer. (Experimental conditions:gas:germane (GeH4); temperature: about 250° C.; pressure: 3 torr; RF power: 50 W)


Then, a conductive silver glue (Dupont PV-412) was coated on the Ge0.1Si0.9 alloy layer. Next, the textured sapphire substrate was put in an oven about at 250° C. for 10 minutes, and the two-layered semiconductor layer (the first layer is a micro-crystalline silicon layer and the second layer is a Ge0.1Si0.9 alloy layer) was separated from the textured sapphire substrate by the thermal process. Thus, the conductive silver glue having a textured semiconductor layer.


Example 5

The experimental condition of Example 5 was the same as that of Example 1, except that the germanium (Ge) multi-crystalline silicon was formed by a solution growth method. A 100 μm germanium multi-crystalline silicon layer was formed on the sapphire substrate about at a temperature of 950° C. and a pressure of 760 torr.


Then, a conductive silver glue (Dupont PV-159) was coated on the germanium multi-crystalline silicon layer. Next, the textured sapphire substrate was put in an oven about at 550° C. for 30 minutes, and the germanium multi-crystalline silicon layer was separated from the textured sapphire substrate by the thermal process. Thus, the conductive silver glue having a textured silicon layer.


While the disclosure has been described by way of example and in terms of the preferred embodiments, it is to be understood that the disclosure is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.

Claims
  • 1. A method for fabricating a semiconductor layer having a textured surface, comprising: (a) providing a textured substrate;(b) forming at least one semiconductor layer on the textured substrate;(c) forming a metal layer on the semiconductor layer; and(d) conducting a thermal process to the textured substrate, the semiconductor layer and the metal layer, wherein the semiconductor layer is separated from the textured substrate by the thermal process to obtain the semiconductor layer having the metal layer and a textured surface.
  • 2. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 1, wherein the substrate comprises sapphire, quartz, silicon carbide (SiC) or oxide crystalline.
  • 3. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 1, wherein the semiconductor layer comprises silicon (Si), germanium (Ge), silicon germanium (SiGe), gallium nitride (GaN), gallium arsenide (GaAs), gallium phosphide (GaP), indium nitride (InN), indium phosphide (InP) or combinations thereof.
  • 4. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 3, wherein the silicon comprises multi-crystalline silicon, single crystalline silicon or micro-crystalline silicon.
  • 5. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 1, wherein in step (b), the semiconductor layer is formed by a chemical vapor deposition method (CVD), physical vapor deposition method (PVD) or molecular beam epitaxy (MBE).
  • 6. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 1, before step (c), further comprising performing a doping step to the semiconductor layer.
  • 7. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 1, wherein the metal layer comprises gold, aluminum, silver or combinations thereof.
  • 8. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 1, wherein in step (c), the metal layer is formed by a coating method, printing method, electroplating method or physical vapor deposition method (PVD).
  • 9. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 1, wherein in step (d), the thermal process is conducted at a temperature of about 200-1000° C.
  • 10. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 1, wherein in step (d), the thermal process is conducted for about 10-60 minutes.
  • 11. The method for fabricating a semiconductor layer having a textured surface as claimed in claim 1, wherein the semiconductor layer having a textured surface has a thickness of about 1-150 μm.
  • 12. A method for fabricating a solar cell, comprising: (a-2) providing a textured substrate;(b-2) forming at least one silicon layer on the textured substrate;(c-2) forming a metal layer on the silicon layer;(d-2) conducting a thermal process to the textured substrate, the silicon layer and the metal layer, wherein the silicon layer is separated from the textured substrate by the thermal process to obtain the silicon layer having the metal layer and a textured surface;(e-2) forming an anti-reflection layer on the silicon layer having a textured surface; and(f-2) forming an electrode layer on the anti-reflection layer.
  • 13. The method for fabricating a solar cell as claimed in claim 12, wherein in step (b-2), forming the silicon layer comprises: forming a P-type silicon layer on the textured substrate; andforming an N-type silicon layer on the P-type silicon layer.
  • 14. The method for fabricating a solar cell as claimed in claim 12, wherein the silicon layer comprises multi-crystalline silicon, single crystalline silicon or micro-crystalline silicon.
  • 15. The method for fabricating a solar cell as claimed in claim 12, wherein in step (d-2), the thermal process is conducted at a temperature of about 200-1000° C.
  • 16. The method for fabricating a solar cell as claimed in claim 12, wherein in step (d-2), the thermal process is conducted for about 10-60 minutes.
Priority Claims (1)
Number Date Country Kind
101105045 A Feb 2012 TW national
US Referenced Citations (26)
Number Name Date Kind
4350561 Little Sep 1982 A
5248621 Sano Sep 1993 A
5397713 Hamamoto et al. Mar 1995 A
5665607 Kawama et al. Sep 1997 A
6372609 Aga et al. Apr 2002 B1
6534336 Iwane et al. Mar 2003 B1
7025665 Bender Apr 2006 B2
7077901 Nakagawa et al. Jul 2006 B2
7557367 Rogers et al. Jul 2009 B2
7622367 Nuzzo et al. Nov 2009 B1
7749795 Tanaka Jul 2010 B2
7829906 Donofrio Nov 2010 B2
7875531 Dross et al. Jan 2011 B2
7982296 Nuzzo et al. Jul 2011 B2
8012851 Henley et al. Sep 2011 B2
8241940 Moslehi et al. Aug 2012 B2
20030183159 Nakagawa et al. Oct 2003 A1
20060038182 Rogers et al. Feb 2006 A1
20080202582 Noda Aug 2008 A1
20090294803 Nuzzo et al. Dec 2009 A1
20100072577 Nuzzo et al. Mar 2010 A1
20100108130 Ravi May 2010 A1
20100108134 Ravi May 2010 A1
20100323472 Dross et al. Dec 2010 A1
20110220890 Nuzzo et al. Sep 2011 A1
20110277813 Rogers et al. Nov 2011 A1
Foreign Referenced Citations (13)
Number Date Country
05-218464 Aug 1993 JP
07-226528 Aug 1995 JP
10-084126 Mar 1998 JP
10-084127 Mar 1998 JP
10-093122 Apr 1998 JP
11-214-720 Aug 1999 JP
2001-007362 Jan 2001 JP
I284423 Jul 2007 TW
200937645 Sep 2009 TW
WO 2010-062341 Jun 2010 WO
WO 2010-062343 Jun 2010 WO
WO 2011-031707 Mar 2011 WO
WO 2011-133975 Oct 2011 WO
Non-Patent Literature Citations (9)
Entry
Valerie Depauw, et al., “Innovative lift-off solar cell made of monocrystalline-silicon thin film by annealing of ordered macropores”, Phys Status Solidi C, Mar. 17, 2009, pp. 1750-1753, vol. 6. No. 7.
V. Depauw, et al., “Proof of concept of an epitaxy-free layer-transfer process for silicon solar cells based on the reorganisation of macropores upon annealing”, Materials Science and Engineering B, 2009, pp. 286-290, vol. 159-160.
Jan Vaes, et al., “SLIM-Cut thin silicon wafering with enhanced crack and stress control”, Proceedings of SPIE—The International Society for Optical Engineering, 2010, 777212-1-777212-11, vol. 7772
Jiangang Du, et al., “Single Crystal Silicon MEMS Fabrication Technology Using Proton-Implantation Smart-Cut Technique”, Sensors Proceedings of IEEE, 2002, pp. 585-588, vol. 1.
I Gordon, et al., “Three novel ways of making thin-film crystalline-silicon layers on glass for solar cell applications”, Solar Energy Materials & Solar Cells, Dec. 30, 2010, pp. S2-S7, vol. 95.
F. Henley, et al., “Direct film transfer (DFT) technology for kerf-free silicon wafering”, 23rd European Photovoltaic Solar Energy Conference, Sep. 1-5, 2008, pp. 1090-0193, Valencia, Spain.
Achim Eyer, et al., “Crystalline silicon thin-film (CSiTF) solar cells on SSP and on ceramic substrates”, Journal of Crystal Growth, 2001, pp. 340-347, vol. 225.
Wang, et al., “Fabrication of an ultrathin silicon wafer with a honeycomb structure by the thermal-stress-induced pattern transfer (TIPT) method”, Journal of Micromechanics and Microengineering, 22, 2012, pp. 1-5.
Teng-Yu Wang, et al., “Fabrication of an Ultra-Then Silicon Wafer with Honeycomb Structure by Thermal-Stress Induced Pattern Transfer (TIPT) Method”, Jun. 3-8, 2012, 4 pages, 38th IEEE Photovoltaic Specialists Conference, Austin, Texas.
Related Publications (1)
Number Date Country
20130217171 A1 Aug 2013 US