Chi, M. et al., "Multi-level Flash/EPROM Memories: New Self-convergent Programming Methods for Low-voltage Applications," Tech. Digest of IEDM, pp. 271-274 (1995). |
Paterson, J., "Adding Analog, EPROM and EEPROM modules to CMOS Logic Technology: How modular?" Tech. Digest of IEDM, pp. 413-416 (1989). |
Lai, S.K et al., "Comparison and Trends in Today's Dominant E.sup.2 Technologies," Tech. Digest of IEDM, pp. 580-583 (1986). |
Aritome, S. et al., "Reliability Issues of Flash Memory Cells," invited paper, proceedings of the IEEE, vol. 81, No. 5, pp. 776-787 (May, 1993). |
Codella, C.F. et al., "Halo Doping Effects in Submicron DI-LDD Device Design," Tech. Digest of IEDM, pp. 230-233 (1985). |
Hori, A. et al., "A Self-Aligned Pocket Implantation (SPI) Technology for 0.2 .mu.m-Dual Gate CMOS," Tech. Digest of IEDM, pp. 641-644 (1991). |
Cheng, H. et al., "Superior Low-Pressure-Oxidized Si.sub.3 N.sub.4 Films on Rapid-Thermal-Nitrided Poly-Si for High-Density DRAM's," IEEE Electron Device Letters, vol. 16, No. 11, pp. 509-511 (1995). |
Wann, H. et al., "Suppressing Flash EEPROM Erase Leakage with Negative Gate Bias and LDD Erase Junction," Dept. of Elect. Engineering & Comp. Sci., Berkeley, CA, pp. 81-82 (1993). |
Manos, Pete et al., "A Self-Aligned EPROM Structure with Superior Data Retention," IEEE Electron Device Letters, vol. 11, No. 7, pp. 309-311, Jul. 1990. |
U.S. Application 08/654,103, filed May 28, 1996, Chi et al. |