Claims
- 1. A ROM structure having ROM cells integrated in a semiconductor by a dual gate CMOS process along with electrically erasable non-volatile memory cells and low- and high-voltage transistors, all cells and transistors having active areas covered with a layer of polysilicon, wherein a first group of the ROM cells have their polysilicon layer doped with a first type of dopant, thereby producing ROM cells of a first logic state and a second group of the ROM cells have their polysilicon layer doped with a second type of dopant, thereby producing ROM cells of a second logic state.
- 2. A ROM structure comprising:first ROM memory cells integrated in a semiconductor layer having a polysilicon layer doped with a first type of dopant and having a first threshold voltage; second ROM memory cells integrated in the semiconductor layer having a polysilicon layer doped with a second type of dopant and having a second threshold voltage; third ROM memory cells integrated in the semiconductor layer that are permanently non-conductive; electrically erasable non-volatile memory cells integrated in the semiconductor layer; low-voltage transistors integrated in the semiconductor layer; and high-voltage transistors integrated in the semiconductor layer.
- 3. A ROM structure comprising:first ROM memory cells integrated in a semiconductor layer having a polysilicon layer doped with a first type of dopant and having a first threshold voltage; second ROM memory cells integrated in the semiconductor layer having a polysilicon layer doped with a second type of dopant and having a second threshold voltage; and third ROM memory cells integrated in the semiconductor layer that are non-operative when coupled to standard operating voltages for memory cells.
- 4. The ROM structure of claim 3 wherein the first and second ROM cells each have doped source and drain regions and the ROM cells do not have doped source and drain regions.
- 5. The ROM structure of claim 3, further comprising electrically erasable non-volatile memory cells integrated in the semiconductor layer.
- 6. A ROM structure having ROM cells integrated in at semiconductor, comprising:a first group of the ROM cells each having a gate region layer doped with a first type of dopant, thereby producing ROM cells of a first logic state; a second group of the ROM cells each having a gate region layer doped with a second type of dopant, thereby producing ROM cells of a second logic state; and a third group of ROM cells that are permanently non-conductive.
- 7. The ROM structure of claim 6 wherein the gate region layers are polysilicon layers.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98830583 |
Oct 1998 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of U.S. patent application No. 09/411,138, filed Oct. 1, 1999, now U.S. Pat. No. 6,177,313.
US Referenced Citations (10)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0 627 742 |
Dec 1994 |
EP |
0 661 751 |
Jul 1995 |
EP |
0 890 985 |
Jan 1999 |
EP |
0 991 118 |
Apr 2000 |
EP |
3-177065 |
Aug 1991 |
JP |
9-232449 |
Sep 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
Hart, M. et al., “A Back-Biased 0.65 μm Leffn CMOS EEPROM Technology for Next-Generation Sub 7 ns Programmable Logic Devices,” Microelectronic Engineering, 15(1/4):pp. 613-616, Oct. 1991. |