Many modern day electronic devices, such as televisions and cellular devices, use image display devices to convert digital data into optical images. To achieve this, the image display device may comprise an array of pixel regions. Each pixel region may have an optical emitter structure and may be coupled to a semiconductor device. The semiconductor device may selectively apply an electrical signal (e.g., a voltage) to the optical emitter structure. Upon application of the electrical signal, the optical emitter structure may emit an optical signal (e.g., light). The optical emitter structure may, for example, be an organic light emitting diode (OLED) or some other suitable light emitting device.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
A display device includes an array of pixel regions, wherein each pixel region comprises a portion of an isolation structure arranged between a reflector electrode and a transparent electrode. A via structure may extend through the isolation structure to electrically couple the reflector electrode to the transparent electrode. An optical emitter structure may be arranged over the transparent electrode. The isolation structure may comprise silicon dioxide and the portion of the isolation structure may have a thickness that corresponds to a certain color. For example, during operation of the display device, an electrical signal (e.g., voltage) may be applied to the transparent electrode from circuitry coupled to the reflector electrode, the via structure, and the transparent electrode. The electrical signal may cause light to be produced at the interface between the optical emitter structure and the transparent electrode (e.g., due to electron-hole recombination). The light may reflect off a top surface of the isolation structure and/or may travel through the isolation structure, reflect off of the reflector electrode, and travel back towards the top surface of the isolation structure. Due to constructive interference of a given wavelength of light at the top surface of the isolation structure, and/or destructive interface of other wavelengths of light at the top surface of the isolation, colored light according to the thickness of the portion of the isolation structure may be emitted from a top surface of the optical emitter structure.
To form the isolation structure, a first isolation layer may, for example, be formed over a first reflector electrode and a second reflector electrode. The first isolation layer may then be patterned to remove the first isolation layer from the second reflector electrode. A second isolation layer may then be formed over the first isolation layer and the second reflector electrode. However, the patterning of the first isolation layer may damage (e.g., pits, crystal defects, increased surface roughness, etc.) a top surface of the second reflector electrode, and thus, impact the interface between the second isolation layer and the second reflector electrode. For example, an etching process may be used to remove the first isolation layer that covers the second reflector electrode. The etching process may use a dry etchant and damage the top surface of the second reflector electrode by increasing the surface roughness. Because the second reflector electrode receives and reflects light at the top surface of the second reflector, when the top surface is damaged, the reflected light may scatter, which may cause the emitted light to be a different color and/or reduce the intensity of the emitted light, for example. Thus, the aforementioned patterning process may result in an unreliable display device.
Various embodiments of the present disclosure are directed towards a method of forming an isolation structure comprising a first portion, a second portion, and a third portion that are separated from one another to mitigate damage to the underlying reflector electrode structure of a display device. In some embodiments, a first reflector electrode and a second reflector electrode are formed over an interconnect structure. A first isolation layer is deposited over the first and second reflector electrodes. A first masking layer is formed over the first reflector electrode such that the first masking layer directly overlies the first reflector electrode and does not directly overlie the second reflector electrode. A second isolation layer is deposited over the first isolation layer and over the first masking layer. A second masking layer is then formed over the second reflector electrode such that the second masking layer directly overlies the second reflector electrode and does not directly overlie the first reflector electrode or the first masking layer.
A first removal process is performed to remove portions of the first and second isolation layers that do not directly underlie the first or second masking layers. The first and second masking layers are hard masks, and thus, during the first removal process, the first and second masking layers protect the underlying first isolation layer, second isolation layer, first reflector electrode, and second reflector electrode from damage caused by the first removal process. For example, in some embodiments, the first removal process utilizes plasma dry etching, and the first and second masking layers block ions from passing through to underlying first and second isolation layers and underlying first and second reflector electrodes. Further, a second removal process is performed to remove the first and second masking layers. The second removal process may be performed by a wet etch to selectively remove the first and second masking layers, while the first and second reflector electrodes are protected by the first and second isolation layers. Thus, because the first and second reflector electrodes are respectively protected during the first and second removal processes to form the isolation structure, damage to the first and second reflector electrodes is mitigated to produce a reliable device.
The display device of the cross-sectional view 100 includes a first pixel region 101a, a second pixel region 101b, and a third pixel region 101c. Each of the first, second, and third pixel regions 101a, 101b, 101c are configured to emit a different color of light (e.g., red, green, blue) when subjected to an electrical signal (e.g., voltage), and the color of light depends on the thickness and material of an isolation structure 106. For example, in some embodiments, the first pixel region 101a may comprise a first portion 106a of the isolation structure 106 that has a first thickness t1; the second pixel region 101b may comprise a second portion 106b of the isolation structure 106 that has a second thickness t2; and the third pixel region 101c may comprise a third portion 106c of the isolation structure 106 that has a third thickness t3. In some embodiments, the first, second, and third thicknesses t1, t2, t3 are each different from one another. For example, in some embodiments, the first thickness t1 may be less than the second and third thicknesses t2, t3, and the second thickness t2 may be less than the third thickness t3.
In some embodiments, the first portion 106a, the second portion 106b, and the third portion 106c of the isolation structure 106 may each comprise one or more oxides, such as, for example, silicon dioxide, aluminum oxide, or the like. In other embodiments, the first portion 106a, the second portion 106b, and the third portion 106c of the isolation structure 106 may comprise a nitride (e.g., silicon nitride), or some other material that has optical properties, such that colored light is visible from the surface of the material and the colored light is dependent on the thickness of each portion (106a, 106b, 106c) of the isolation structure 106. For example, the first thickness t1 may correspond to red light; the second thickness t2 may correspond to blue light; and the third thickness t3 may correspond to green light.
The first portion 106a of the isolation structure 106 may be arranged between a first reflector electrode 102a and a first transparent electrode 112a. The second portion 106b of the isolation structure 106 may be arranged between a second reflector electrode 102b and a second transparent electrode 112b. The third portion 106c of the isolation structure 106 may be arranged between a third reflector electrode 102c and a third transparent electrode 112c. A first optical emitter structure 110a, a second optical emitter structure 110b, and a third optical emitter structure 110c may be arranged over the first transparent electrode 112a, the second transparent electrode 112b, and the third transparent electrode 112c, respectively. In some embodiments, a first via structure 108a, a second via structure 108b, and a third via structure 108 extend through the first portion 106a of the isolation structure 106, the second portion 106b of the isolation structure 106, and the third portion 106c of the isolation structure 106, respectively. The via structures (108a, 108b, 108c) extend from a top surface to a bottom surface of the portions (106a, 106b, 106c) of the isolation structure 106. Thus, the first via structure 108a may electrically couple the first reflector electrode 102a to the first transparent electrode 112a; the second via structure 108b may electrically couple the second reflector electrode 102b to the second transparent electrode 112b; and the third via structure 108c may electrically couple the third reflector electrode 102c to the third transparent electrode 112c.
In some embodiments, the first, second, and third reflector electrodes 102a, 102b, 102c may be coupled to control circuitry 120. For example, in some embodiments, the first, second, and third reflector electrodes 102a, 102b, 102c are disposed over an interconnect structure 130 comprising a network of interconnect wires 134 and interconnect vias 136 embedded in an interconnect dielectric structure 132. In some embodiments, the interconnect structure 130 is arranged over a substrate 122 and coupled to semiconductor devices 124. In some embodiments, the semiconductor devices 124 may be, for example, metal oxide semiconductor field-effect transistors (MOSFETs) comprising source/drain regions 124a within the substrate 122 and a gate electrode 124b over the substrate 122. The gate electrode 124b may be separated from the substrate 122 by a gate dielectric layer 124c. The control circuitry 120 is configured to selectively supply an electrical signal (e.g., voltage) to each of the first, second, and third pixel regions 101a, 101b, 101c to emit colored light as indicated by digital data. For example, if the electrical signal (e.g., voltage) is supplied to the first reflector electrode 102a from the control circuitry 120, the electrical signal (e.g., voltage) may cause the first optical emitter structure 110a to produce light, and that light may reflect off of top surfaces of the first portion 106a of the isolation structure 106 and/or travel through the first portion 106a of the isolation structure 106, reflect off of the first reflector electrode 102a and exit through the top surfaces of the first portion 106a of the isolation structure 106. Due to constructive and/or destructive interference, colored light dependent on the first thickness t1 and material of the first portion 106a of the isolation structure 106 is visible.
In some embodiments, first barrier structures 104 and/or second barrier structures 114 separate the first, second, and third pixel regions 101a-101c. In some embodiments, each of the first, second, and third portions 106a, 106b, 106c of the isolation structure 106 are completely separated from one another by the second barrier structures 114.
For example, in some embodiments, a first line 150 may be arranged between the first and second portions 106a, 106b of the isolation structure 106 without intersecting the first or second portions 106a, 106b of the isolation structure 106. The first line 150 may continuously extend in a first direction that is normal to an upper surface of the first reflector electrode 102a, and also may be arranged between the first reflector electrode 102a and the second reflector electrode 102b, between the first transparent electrode 112a and the second transparent electrode 112b, and between the first optical emitter structure 110a and the second optical emitter structure 110b. In some embodiments, the first line 150 may intersect the first and second barrier structures 104, 114. Thus, in some embodiments, the second barrier structures 114 directly overlie the first barrier structures 104. Further, a second line 152 that is parallel to the first line 150 and continuously extends in the first direction may be arranged between the second portion 106b of the isolation structure 106 and the third portion 106b of the isolation structure 106 without intersecting the second or third portions 106b, 106c of the isolation structure 106. In some embodiments, each of the first, second, and third portions 106a, 106b, 106c of the isolation structure 106 may be completely separated from one another as a result of protecting the first, second, and third reflector electrodes 102a, 102b, 102c during manufacturing of the isolation structure 106; in some embodiments, the separation amongst the first, second, and third portions 106a, 106b, 106c of the isolation structure 106 also mitigates optical interference between each of the first, second, and third pixel regions 101a, 101b, 101c to provide a reliable display device.
The display device in the cross-sectional view 200 includes a first reflector electrode 102a having a first width w1, a second reflector electrode 102b having a second width w2, and a third reflector electrode 102c having a third width w3. In some embodiments, the first width w1, the second width w2, and the third width w3 may be substantially equal to one another, as in
The cross-sectional view 200 also illustrates an exemplary first light path 202 in the first pixel region 101a and an exemplary second light path 204 in the second pixel region 101b. In some embodiments, light is generated by the first optical emitter structure 110a and the second optical emitter structure 110b due to an electrical signal (e.g., voltage) applied to the first reflector electrode 102a and the second electrode 102b, respectively, by the control circuitry 120. For example, in the cross-sectional view 200, the first pixel region 101a and the second pixel region 101b are “ON” (e.g., light is generated at the first and second optical emitter structures 110a, 110b), whereas the third pixel region 101c is “OFF” (e.g., light is not generated by the third optical emitter structure 110c). In the first pixel region 101a, the exemplary first light path 202 shows how in some embodiments, the generated light at the first optical emitter structure 110a may reflect off of a top surface of the first portion 106a of the isolation structure 106 and/or travel through the first portion 106a of the isolation structure 106, reflect off of the first reflector electrode 102a, and travel back up towards the top surface of the first portion 106a of the isolation structure 106. Due to constructive interference of a first wavelength and/or destructive interference of remaining wavelengths, colored light having the first wavelength that is emitted/visible from a top surface of the first optical emitter structure 110a in the first pixel region 101a. The first wavelength is associated with the first thickness t1 and material(s) of the first portion 106a of the isolation structure 106 and, in some embodiments, is the only wavelength or the predominant wavelength emitted/visible from the top surface of the first optical emitter structure 110a.
Similarly, in the second pixel region 101b, the exemplary second light path 204 shows how in some embodiments, the generated light at the second optical emitter structure 110b may reflect off of a top surface of the second portion 106b of the isolation structure 106 and/or travel through the second portion 106b of the isolation structure 106, reflect off of the second reflector electrode 102b, and travel back up towards the top surface of the second portion 106b of the isolation structure 106. Due to constructive of a second wavelength and/or destructive interference of remaining wavelengths, colored light having the second wavelength is emitted/visible from a top surface of the second optical emitter structure 110b in the second pixel region 101b. The second wavelength is associated with the second thickness t2 and material(s) of the second portion 106b of the isolation structure 106 and, in some embodiments, is the only wavelength or the predominant wavelength emitted/visible from the top surface of the second optical emitter structure 110b. In some embodiments, because the second thickness t2 of the second portion 106b of the isolation structure 106 is different than the first thickness t1 of the first portion 106a of the isolation structure 106, the second wavelength will be different from the first wavelength, and thus, the second pixel region 101b emits a different colored light than the first pixel region 101a. Thus, the control circuitry 120 may use digital data to selectively turn “ON” one or more of the pixel regions (e.g., 101a, 101b, 101c) to produce an optical image.
The display device in the cross-sectional view 300 includes: 1) a first portion 106a of an isolation structure 106 comprising a first isolation layer 302; 2) a second portion 106b of the isolation structure 106 comprising a second isolation layer 304 arranged over the first isolation layer 302; and 3) a third portion 106c of the isolation structure 106 comprising the second isolation layer 304 arranged over the first isolation layer 302 and arranged below a third isolation layer 306. The first, second, and third portions 106a, 106b, 106c of the isolation structure 106 are still separated from one another by the second barrier structures 114. In some embodiments, the first, second, and third isolation layers 302, 304, 306 comprise different materials. For example, in some embodiments, the first isolation layer 302 may comprise aluminum oxide; the second isolation layer 304 may comprise silicon dioxide; and the third layer may comprise some other material that has optical properties, such as silicon nitride. In other embodiments, each of the first isolation layer 302, the second isolation layer 304, and the third isolation layer 306 may comprise a same material, such as, for example, silicon dioxide. In such embodiments, the isolation layers (302, 304, 306) may not be distinguishable from one another, and the first, second, and third portions 106a, 106b, 106c of the isolation structure 106 may look like the first, second, and third portions 106a, 106b, 106c of the isolation structure 106 illustrated in the cross-sectional view 100 of
In some embodiments, the first thickness t1 of the first portion 106a of the isolation structure 106 may equal a thickness of the first isolation layer 302. In some embodiments, the first portion 106a of the isolation structure 106 contacts the first reflector electrode 102a at a first interface 308 and contacts the first transparent electrode 112a at a second interface 310. The first thickness t1 of the first portion 106a of the isolation structure 106 may be measured from the first interface 308 to the second interface 310 in a first direction normal to a top surface of the first reflector electrode 102a. In some embodiments, the second thickness t2 of the second portion 106b of the isolation structure 106 may equal a sum of the thickness of the first isolation layer 302 and a thickness of the second isolation layer 304. In some embodiments, the second portion 106b of the isolation structure 106 contacts the second reflector electrode 102b at a third interface 312 and contacts the second transparent electrode 112b at a fourth interface 314. The second thickness t2 of the second portion 106b of the isolation structure 106 may be measured from the third interface 312 to the fourth interface 314 in the first direction. In some embodiments, the third thickness t3 of the third portion 106c of the isolation structure 106 may equal a sum of the thickness of the first isolation layer 302, the thickness of the second isolation layer 304, and a thickness of a third isolation layer 306. In some embodiments, the third portion 106c of the isolation structure 106 contacts the third reflector electrode 102c at a fifth interface 316 and contacts the third transparent electrode 112c at a sixth interface 318. The third thickness t3 of the third portion 106c of the isolation structure 106 may be measured from the fifth interface 316 to the sixth interface 318 in the first direction.
The cross-sectional view 300 of
The cross-sectional view 400 of
Further, the display device in the cross-sectional view 400 includes the first, second, and third portions 106a, 106b, 106c of the isolation structure 106. In some embodiments, the third portion 106c of the isolation structure 106 may comprise the first isolation layer 302, the second isolation layer 304, and the third isolation layer 304. In some embodiments, the first isolation layer 302 may comprise a first material, and the second and third isolation layers 304, 306 may comprise a second material that is different than the first material. For example, in some embodiments, the first material may comprise aluminum oxide, and the second material may comprise silicon dioxide. In some embodiments, the first isolation layer 302 may be thinner than each of second and third isolation layers 304, 306. In such embodiments, the first isolation layer 302 may comprise aluminum oxide, for example, because during deposition, it may be easier to control the thickness of aluminum oxide than silicon dioxide, for example. Because the second and third isolation layers 304, 306 may comprise the same second material, a seventh interface 402 between the second and third isolation layers 304, 306 may not be distinguishable, as illustrated by a dotted line.
As shown in the cross-sectional view 500 of
As shown in the cross-sectional view 600 of
As shown in the cross-sectional view 700 of
As shown in the cross-sectional view 800 of
As shown in the cross-sectional view 900 of
In some embodiments, after the planarization process, the first reflector electrode 102a may have a first average surface roughness, the second reflector electrode 102b may have a second average surface roughness, and the third reflector electrode 102c may have a third average surface roughness. In some embodiments, the first, second, and third average surface roughness may be substantially equal to one another, as each reflector electrode (102a, 102b, 102c) comprises a same material and is formed simultaneously using a same process method (e.g., deposition of the conductive material 802 of
As shown in the cross-sectional view 1000 of
Further, a first conformal masking layer 1004 may be deposited over the first isolation layer 302. The first conformal masking layer 1004 may comprise, for example, titanium, titanium nitride, tantalum, tantalum nitride, silicon nitride, or the like. Thus, the first conformal masking layer 1004 may be deposited using a deposition process (e.g., physical vapor deposition (PVD), chemical vapor deposition (CVD), PE-CVD, atomic layer deposition (ALD), sputtering, etc.).
In some embodiments, a first conformal oxide layer 1006 may be formed over the first conformal masking layer 1004. The first conformal oxide layer 1006 may be used to more precisely pattern the first conformal masking layer 1004, as illustrated in
As shown in the cross-sectional view 1100 of
In some embodiments, the first oxide layer 1106 may be formed by, for example, a photolithography/etching process or some other suitable process. In some embodiments, a dry etching process may be used to form the first oxide layer 1106, and the first conformal masking layer 1004 may block the passage of ions during the dry etching process, thereby protecting the underlying first isolation layer 302 and first, second, and third reflector electrodes 102a, 102b, 102c from damage due to dry etching.
As shown in the cross-sectional view 1200 of
As shown in the cross-sectional view 1300 of
The second isolation layer 304 may have a fourth thickness t4, and in some embodiments, the fourth thickness t4 may be in a range of between, for example, approximately 200 angstroms and approximately 800 angstroms. In some other embodiments, the fourth thickness t4 may be in a range of between, for example, approximately 800 angstroms and approximately 1000 angstroms. In some embodiments, the fourth thickness t4 is less than, greater than, or about equal to the first thickness t1 of the first isolation layer 302. For example, in the cross-sectional view 1300, the fourth thickness t4 is greater than the first thickness t1. The second isolation layer 304 may be formed using a deposition process (e.g., physical vapor deposition (PVD), chemical vapor deposition (CVD), PE-CVD, atomic layer deposition (ALD), sputtering, etc.). The second isolation layer 304 may directly contact the first isolation layer 302. In some embodiments, if the first and second isolation layers 302, 304 comprise a same material, an interface between the first and second isolation layers 302, 304 may not be distinguishable.
As shown in the cross-sectional view 1400 of
As shown in the cross-sectional view 1500 of
As shown in the cross-sectional view 1600 of
The third isolation layer 306 may have a fifth thickness t5, and in some embodiments, the fifth thickness t5 may be in a range of between, for example, approximately 200 angstroms and approximately 1100 angstroms. In some other embodiments, the fifth thickness t5 may be in a range of between, for example, approximately 1100 angstroms and approximately 1300 angstroms. In some embodiments, the fifth thickness t5 is less than, greater than, or about equal to the fourth thickness t4 of the second isolation layer 304. For example, in the cross-sectional view 1600, the fifth thickness t5 is about equal to the fourth thickness t4. The third isolation layer 306 may be formed using a deposition process (e.g., physical vapor deposition (PVD), chemical vapor deposition (CVD), PE-CVD, atomic layer deposition (ALD), sputtering, etc.). The third isolation layer 306 may directly contact the second isolation layer 304. In some embodiments, if the second and third isolation layers 304, 306 comprise a same material, an interface between the second and third isolation layers 304, 306 may not be distinguishable.
As shown in the cross-sectional view 1700 of
As shown in the cross-sectional view 1800 of
As shown in the cross-sectional views 1900A-1900C of
During the first time, as illustrated in the cross-sectional view 1900A of
During the second time, as illustrated in the cross-sectional view 1900B of
During the third time, as illustrated in the cross-sectional view 1900C of
As shown in the cross-sectional view 2000 of
Wet etching is used in place of dry etching to prevent damage to the first, second, and third isolation layers 302-306 and the first, second, and third reflector electrodes 102a-102c. If dry etchants were employed, ions from the dry etching may pass through the first, second, and third isolation layers 302-306 to upper surfaces respectively of the first, second, and third reflector electrodes 102a-102c. This would damage the crystalline structure of the first, second, and third isolation layers 302-306 and would increase upper surface roughness of the first, second, and third reflector electrodes 102a-102c. The crystalline damage and/or increased surface damage would, in turn, increase light scattering and degrade reliability of the display device.
The first, second, and third isolation layers 302, 304, 306 form an isolation structure 106 coupled to the control circuitry 120. A first portion 106a of the isolation structure 106 comprises the first isolation layer 302. The first portion 106a of the isolation structure 106 has the first thickness t1. A second portion 106b of the isolation 106 structure comprises portions respectively of the first isolation layer 302 and the second isolation layer 304 that directly overlie the second reflector electrode 102b. The first isolation layer 302 of the second portion 106b of the isolation structure directly contacts the second reflector electrode 102b. The second portion 106b of the isolation structure 106 has a second thickness t2 that in some embodiments, is in a range of between, for example, approximately 300 angstroms and approximately 1300 angstroms. The second thickness t2 is greater than the first thickness t1, such that an upper surface of the first portion 106a of the isolation structure 106 is below an upper surface of the second portion 106b of the isolation structure 106. The second thickness t2 is equal a sum of the first thickness t1 and the fourth thickness t4. A third portion 106c of the isolation structure 106 directly overlies the third reflector electrode 102c and comprises portions respectively of the first isolation layer 302, the second isolation layer 304, and the third isolation layer 306. The first isolation layer 302 of the third portion 106c of the isolation structure directly contacts the third reflector electrode 102c. The third portion 106c of the isolation structure 106 has a third thickness t3 that, in some embodiments, is in a range of between, for example, approximately 400 angstroms and approximately 1500 angstroms. The third thickness t3 is equal to a sum of the first thickness t1, the second thickness t2, and the third thickness t3. The third thickness t3 may be greater than the second thickness t2, such that the upper surface of the second portion 106b of the isolation structure 106 is below an upper surface of the third portion 106c of the isolation structure 106. The first, second, and third portions 106a, 106b, 106c of the isolation structure 106 are completely laterally spaced apart from one another, allowing for optical isolation.
As shown in the cross-sectional view 2100 of
Further, in some embodiments, first, second, and third transparent electrodes 112a, 112b, 112c may be formed over the first, second, and third portions 106a, 106b, 106c of the isolation structure 106, respectively. The first transparent electrode 112a may directly contact the first portion 106a of the isolation structure 106. The second transparent electrode 112b may directly contact the second portion 106b of the isolation structure 106. The third transparent electrode 112c may directly contact the third portion 106c of the isolation structure 106. In some embodiments, the transparent electrodes (112a, 112b, 112c) comprise an electrically conductive material that is also optically transparent, such as, for example, indium tin oxide (ITO), fluorine tin oxide (FTO), or the like. In some embodiments, each of the transparent electrodes (112a, 112b, 112c) may have a thickness that is, for example, in a range of between approximately 500 angstroms and approximately 3000 angstroms.
In some embodiments, a first optical emitter structure 110a, a second optical emitter structure 110b, and a third optical emitter structure 110c may be respectively formed over the first transparent electrode 112a, the second transparent electrode 112b, and the third transparent electrode 112c. In some embodiments, the optical emitter structures (110a, 110b, 110c) may be or comprise an organic light emitting diode (OLED) or some other suitable light generating device. In some embodiments, each of the optical emitter structures (110a, 110b, 110c) may have a thickness in the range of between, for example, approximately 500 angstroms and approximately 3000 angstroms.
In some embodiments, second barrier structures 114 are formed to separate the transparent electrodes (112a, 112b, 112c) and the optical emitter structures (110a, 110b, 110c) to define a first pixel region 101a, a second pixel region 101b, and a third pixel region 101c. Further, the second barrier structures 114 may completely separate the first, second, and third portions 106a, 106b, 106c of the isolation structure 106. It will be appreciated that the display device may comprise an array of pixel regions, and may comprise more than the first, second, and third pixel regions 101a, 101b, 101c. Some of the second barrier structures 114 may directly overlie the first barrier structures 104, and the second barrier structures 114 may comprise a dielectric material to electrically and optically isolate the pixel regions (101a, 101b, 101c) from one another. For example, the second barrier structures 114 may comprise a nitride (e.g., silicon nitride, silicon oxynitride), an oxide (e.g., silicon oxide), or the like. For example, in some other embodiments, the second barrier structures 114 may comprise a multi-layer film stack of silicon nitride and silicon oxide. Further, in some embodiments, the second barrier structures 114 may comprise a same material as the isolation structure 106, the first barrier structures 104, and/or the interconnect dielectric structure 132. In other embodiments, the second barrier structures 114 may comprise a different material as the isolation structure 106, the first barrier structures 104, and/or the interconnect dielectric structure 132.
It will be appreciated that the via structures (108a, 108b, 108c), the transparent electrodes (112a, 112b, 112c), the optical emitter structures (110a, 110b, 110c), and the second barrier structures 114 may each be formed through various steps comprising deposition processes (e.g., physical vapor deposition (PVD), chemical vapor deposition (CVD), PE-CVD, atomic layer deposition (ALD), sputtering, etc.), removal processes (e.g., wet etching, dry etching, chemical mechanical planarization (CMP), etc.), and/or patterning processes (e.g., photolithography/etching).
Thus, the display device comprises control circuitry 120 to selectively operate the first, second, and third pixel regions 101a, 101b, 101c. Because the first, second, and third reflector electrodes 102a, 102b, 102c are protected from the first removal process (1902 of
While method 2200 is illustrated and described below as a series of acts or events, it will be appreciated that the illustrated ordering of such acts or events are not to be interpreted in a limiting sense. For example, some acts may occur in different orders and/or concurrently with other acts or events apart from those illustrated and/or described herein. In addition, not all illustrated acts may be required to implement one or more aspects or embodiments of the description herein. Further, one or more of the acts depicted herein may be carried out in one or more separate acts and/or phases.
At act 2202, a first reflector electrode and a second reflector electrode are formed over an interconnect structure.
At act 2204, a first isolation layer is deposited over the first and second reflector electrodes.
At act 2206, a first masking layer is formed over the first reflector electrode such that the first masking layer directly overlies the first reflector electrode but not the second reflector electrode.
At act 2208, a second isolation layer is deposited over the first isolation layer and over the first masking layer.
At act 2210, a second masking layer is formed over the second isolation layer such that the second masking layer directly overlies the second reflector electrode but not the first reflector electrode.
At act 2212, a first removal process is performed to remove portions of the first and second isolation layers that do not directly underlie the first or second masking layers.
At act 2214, a second removal process is performed to remove the first and second masking layers.
Therefore, the present disclosure relates to a method of forming an isolation structure that prevents damage to upper surfaces of an underlying reflector electrode structure to improve reliability of a display device.
Accordingly, in some embodiments, the present disclosure relates to a display device comprising: a first reflector electrode; a second reflector electrode that is separated from the first reflector electrode; an isolation structure overlying the first and second reflector electrodes, the isolation structure comprising: a first portion that overlies the first reflector electrode and has a first thickness, and a second portion that overlies the second reflector electrode, has a second thickness greater than the first thickness, and is separated from the first portion of the isolation structure; and a first optical emitter structure and a second optical emitter structure respectively overlying the first and second portions of the isolation structure.
In other embodiments, the present disclosure relates to a display device comprising: a first reflector electrode and a second reflector electrode over an interconnect structure; a first isolation layer comprising a pair of segments that are spaced from each other and that respectively overlie the first and second reflector electrodes; a second isolation layer overlying the first isolation layer and the second reflector electrode, but not the first reflector electrode; a first optical emitter structure overlying the first isolation layer and the first reflector electrode and a second optical emitter structure overlying the second isolation layer and the second reflector electrode; and a first conductive structure and a second conductive structure respectively extending from the first reflector electrode to the first optical emitter structure and from the second reflector electrode to the second optical emitter structure, wherein the first conductive structure extends through the first isolation layer, and wherein the second conductive structure extends through the first and second isolation layers.
In yet other embodiments, the present disclosure relates to a method of forming a display device, comprising: forming a first reflector electrode and a second reflector electrode over an interconnect structure, wherein the first reflector electrode is laterally separated from the second reflector electrode; depositing a first isolation layer over the first and second reflector electrodes; forming a first masking layer directly overlying the first reflector electrode; depositing a second isolation layer over the first isolation layer and over the first masking layer; forming a second masking layer over the second isolation layer and directly overlying the second reflector electrode; performing a first removal process to remove portions of the first and second isolation layers that do not directly underlie the first or second masking layers; and performing a second removal process to remove the first and second masking layers.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Number | Name | Date | Kind |
---|---|---|---|
4538143 | Ito | Aug 1985 | A |
5213984 | Okada | May 1993 | A |
6392340 | Yoneda | May 2002 | B2 |
6414738 | Fujikawa | Jul 2002 | B1 |
6737800 | Winters | May 2004 | B1 |
6911772 | Cok | Jun 2005 | B2 |
7719182 | Cok | May 2010 | B2 |
7741770 | Cok | Jun 2010 | B2 |
7812519 | Chang | Oct 2010 | B2 |
7855508 | Cok | Dec 2010 | B2 |
7859188 | Cok | Dec 2010 | B2 |
7868543 | Kobayashi | Jan 2011 | B2 |
7888858 | Cok | Feb 2011 | B2 |
7923920 | Nakamura | Apr 2011 | B2 |
8207668 | Cok | Jun 2012 | B2 |
8237360 | Kinoshita | Aug 2012 | B2 |
8253127 | Kang | Aug 2012 | B2 |
8816579 | Kim | Aug 2014 | B2 |
8847215 | Park | Sep 2014 | B2 |
8895967 | Kim | Nov 2014 | B2 |
8933471 | Kurata et al. | Jan 2015 | B2 |
9048369 | Sato | Jun 2015 | B2 |
9059424 | Ko | Jun 2015 | B2 |
9343515 | Sugisawa | May 2016 | B2 |
9653520 | Kim | May 2017 | B2 |
9660219 | Shin | May 2017 | B2 |
9954035 | Yang | Apr 2018 | B2 |
10032831 | Matsumoto | Jul 2018 | B2 |
10135032 | Aiba | Nov 2018 | B2 |
10403695 | Bang | Sep 2019 | B2 |
10431774 | Lai | Oct 2019 | B2 |
10797113 | Ohsawa | Oct 2020 | B2 |
10916589 | Bang | Feb 2021 | B2 |
10930708 | Quan | Feb 2021 | B2 |
10943817 | Yeoh | Mar 2021 | B2 |
11005063 | Liu | May 2021 | B2 |
11024774 | Chang | Jun 2021 | B2 |
11069873 | Chang | Jul 2021 | B2 |
11189815 | Kim | Nov 2021 | B2 |
11362145 | Kim | Jun 2022 | B2 |
11404488 | Zou | Aug 2022 | B2 |
11404490 | Li | Aug 2022 | B2 |
11910639 | Na | Feb 2024 | B2 |
20020093284 | Adachi | Jul 2002 | A1 |
20030146695 | Seki | Aug 2003 | A1 |
20030230972 | Cok | Dec 2003 | A1 |
20040058527 | Yamazaki | Mar 2004 | A1 |
20040217697 | Lee | Nov 2004 | A1 |
20050008770 | Kawase | Jan 2005 | A1 |
20050017630 | Ryu | Jan 2005 | A1 |
20050067953 | Yamazaki | Mar 2005 | A1 |
20050142976 | Suzuki | Jun 2005 | A1 |
20050161830 | Iki | Jul 2005 | A1 |
20050213002 | Wen | Sep 2005 | A1 |
20050225232 | Boroson | Oct 2005 | A1 |
20050253171 | Kang | Nov 2005 | A1 |
20050269947 | Kobayashi | Dec 2005 | A1 |
20060108917 | Chung | May 2006 | A1 |
20060145159 | Yokoyama | Jul 2006 | A1 |
20060244369 | Eiichi | Nov 2006 | A1 |
20060250074 | Lee | Nov 2006 | A1 |
20070102737 | Kashiwabara et al. | May 2007 | A1 |
20070132368 | Kuwahara | Jun 2007 | A1 |
20070164275 | Ishiguro | Jul 2007 | A1 |
20070205420 | Ponjee | Sep 2007 | A1 |
20080169757 | Chang | Jul 2008 | A1 |
20080284326 | Choi | Nov 2008 | A1 |
20090051283 | Cok | Feb 2009 | A1 |
20090159906 | Ishiguro | Jun 2009 | A1 |
20090160322 | Yoshida | Jun 2009 | A1 |
20090170230 | Kidu | Jul 2009 | A1 |
20090184636 | Cok | Jul 2009 | A1 |
20090200544 | Lee | Aug 2009 | A1 |
20090251051 | Hwang | Oct 2009 | A1 |
20090256477 | Chung | Oct 2009 | A1 |
20090278450 | Sonoyama | Nov 2009 | A1 |
20090283786 | Kobayashi | Nov 2009 | A1 |
20090295282 | Yoon | Dec 2009 | A1 |
20100026178 | Hwang | Feb 2010 | A1 |
20100052524 | Kinoshita | Mar 2010 | A1 |
20100053044 | Lee | Mar 2010 | A1 |
20100200875 | Takei | Aug 2010 | A1 |
20110095675 | Oda | Apr 2011 | A1 |
20110114957 | Kim | May 2011 | A1 |
20110127500 | Ko | Jun 2011 | A1 |
20110241000 | Choi | Oct 2011 | A1 |
20110241038 | Kashiwabara et al. | Oct 2011 | A1 |
20110316007 | Sagawa | Dec 2011 | A1 |
20110317429 | Aiba et al. | Dec 2011 | A1 |
20120001185 | Lee | Jan 2012 | A1 |
20120012834 | Sonoda | Jan 2012 | A1 |
20120091482 | Uchida | Apr 2012 | A1 |
20120098412 | Shin | Apr 2012 | A1 |
20120098414 | Nakamura | Apr 2012 | A1 |
20120112172 | Kashiwabara | May 2012 | A1 |
20120228603 | Nakamura | Sep 2012 | A1 |
20120248465 | Choi | Oct 2012 | A1 |
20120286305 | Sasaki | Nov 2012 | A1 |
20120299002 | Kinoshita | Nov 2012 | A1 |
20130119388 | Lee | May 2013 | A1 |
20140028181 | Lee | Jan 2014 | A1 |
20140070671 | Park | Mar 2014 | A1 |
20140084310 | Miura | Mar 2014 | A1 |
20140110735 | Sato | Apr 2014 | A1 |
20140131679 | Lee et al. | May 2014 | A1 |
20140183460 | Kim | Jul 2014 | A1 |
20140191202 | Shim | Jul 2014 | A1 |
20140284575 | Sugisawa | Sep 2014 | A1 |
20140284576 | Sugisawa | Sep 2014 | A1 |
20150144908 | Yoon | May 2015 | A1 |
20150187852 | Isa | Jul 2015 | A1 |
20150263304 | Kim | Sep 2015 | A1 |
20150270510 | Shin | Sep 2015 | A1 |
20150280170 | Harikrishna Mohan | Oct 2015 | A1 |
20150318339 | Nakamura | Nov 2015 | A1 |
20150333110 | Park | Nov 2015 | A1 |
20160126294 | Nozawa | May 2016 | A1 |
20160133878 | Uesaka | May 2016 | A1 |
20160190523 | Kim | Jun 2016 | A1 |
20160315131 | Li | Oct 2016 | A1 |
20160365390 | Hsu | Dec 2016 | A1 |
20160372528 | Kamura | Dec 2016 | A1 |
20170077448 | Sakamoto | Mar 2017 | A1 |
20170092707 | Wang | Mar 2017 | A1 |
20170098793 | Isomura | Apr 2017 | A1 |
20170141172 | Cho | May 2017 | A1 |
20170194385 | Jung | Jul 2017 | A1 |
20170207249 | Rhee | Jul 2017 | A1 |
20170235173 | Katoh | Aug 2017 | A1 |
20170243928 | Yang | Aug 2017 | A1 |
20170250233 | Ushikubo | Aug 2017 | A1 |
20170279084 | Sakamoto | Sep 2017 | A1 |
20170331062 | Tamaki | Nov 2017 | A1 |
20170352842 | Shiratori et al. | Dec 2017 | A1 |
20180061905 | Choi | Mar 2018 | A1 |
20180062116 | Park | Mar 2018 | A1 |
20180138259 | Kim | May 2018 | A1 |
20180190740 | Bang | Jul 2018 | A1 |
20180190944 | Lee | Jul 2018 | A1 |
20180233694 | Ajiki | Aug 2018 | A1 |
20180240854 | Nozawa | Aug 2018 | A1 |
20180254303 | Mishima | Sep 2018 | A1 |
20180301519 | Ma | Oct 2018 | A1 |
20190006617 | Miura | Jan 2019 | A1 |
20190058022 | Baik | Feb 2019 | A1 |
20190131352 | Choi | May 2019 | A1 |
20190163531 | Lai et al. | May 2019 | A1 |
20190165085 | Choi | May 2019 | A1 |
20190165317 | Lai | May 2019 | A1 |
20190172874 | Lim | Jun 2019 | A1 |
20190172898 | Choi | Jun 2019 | A1 |
20190181199 | Choi | Jun 2019 | A1 |
20190181200 | Jung | Jun 2019 | A1 |
20190189701 | Bang | Jun 2019 | A1 |
20190189713 | Kondo | Jun 2019 | A1 |
20190198816 | Park | Jun 2019 | A1 |
20190206949 | Park | Jul 2019 | A1 |
20190206953 | Hsieh | Jul 2019 | A1 |
20190207163 | Paek | Jul 2019 | A1 |
20190229163 | Murai | Jul 2019 | A1 |
20190256655 | Masuda | Aug 2019 | A1 |
20190326359 | Yang | Oct 2019 | A1 |
20190363290 | Watanabe | Nov 2019 | A1 |
20200013839 | Tanaka | Jan 2020 | A1 |
20200028107 | Sakaguchi | Jan 2020 | A1 |
20200035758 | Kang | Jan 2020 | A1 |
20200119106 | Kim | Apr 2020 | A1 |
20200127056 | Guo | Apr 2020 | A1 |
20200136078 | Mishima | Apr 2020 | A1 |
20200152711 | Liu | May 2020 | A1 |
20200185471 | Lee | Jun 2020 | A1 |
20200185650 | Lim | Jun 2020 | A1 |
20200194518 | Myung | Jun 2020 | A1 |
20200194522 | Lee | Jun 2020 | A1 |
20200194713 | Kim | Jun 2020 | A1 |
20200203448 | Kim | Jun 2020 | A1 |
20200212121 | Kang | Jul 2020 | A1 |
20200358019 | Tsai et al. | Nov 2020 | A1 |
20200381652 | Zhang | Dec 2020 | A1 |
20210028243 | Yang | Jan 2021 | A1 |
20210043705 | Lim | Feb 2021 | A1 |
20210050387 | Kim | Feb 2021 | A1 |
20210057670 | Wong | Feb 2021 | A1 |
20210066416 | Yang | Mar 2021 | A1 |
20210074953 | Kim | Mar 2021 | A1 |
20210091152 | Yang | Mar 2021 | A1 |
20210091334 | Heo | Mar 2021 | A1 |
20210098748 | Liu | Apr 2021 | A1 |
20210111235 | Ichikawa | Apr 2021 | A1 |
20210111312 | Chang | Apr 2021 | A1 |
20210111366 | Chang | Apr 2021 | A1 |
20210116810 | Hashimoto | Apr 2021 | A1 |
20210119175 | Harikrishna Mohan | Apr 2021 | A1 |
20210134895 | Wang | May 2021 | A1 |
20210159457 | Cho | May 2021 | A1 |
20210167319 | Quan | Jun 2021 | A1 |
20210202886 | Kim | Jul 2021 | A1 |
20210217819 | Lius | Jul 2021 | A1 |
20210233969 | Sun | Jul 2021 | A1 |
20210265417 | Lin | Aug 2021 | A1 |
20210280822 | Wang | Sep 2021 | A1 |
20210328174 | Chang | Oct 2021 | A1 |
20210335901 | Hu | Oct 2021 | A1 |
20210335942 | Wang | Oct 2021 | A1 |
20210366994 | Li | Nov 2021 | A1 |
20210367003 | Zhou | Nov 2021 | A1 |
20210367005 | Zou | Nov 2021 | A1 |
20210375999 | Xu | Dec 2021 | A1 |
20210376282 | Chang | Dec 2021 | A1 |
20210384265 | Hou | Dec 2021 | A1 |
20220036773 | Wu | Feb 2022 | A1 |
20220037432 | Xu | Feb 2022 | A1 |
20220077250 | Tang | Mar 2022 | A1 |
20220140018 | Liu | May 2022 | A1 |
20220140047 | Zhu | May 2022 | A1 |
20220320208 | Seo | Oct 2022 | A1 |
20220328790 | Seon | Oct 2022 | A1 |
20220359609 | Lin | Nov 2022 | A1 |
20220359846 | Chang | Nov 2022 | A1 |
20220367575 | Ikeda | Nov 2022 | A1 |
20220376013 | Li | Nov 2022 | A1 |
Number | Date | Country |
---|---|---|
2570580 | Jul 2019 | GB |
20090003590 | Jan 2009 | KR |
Entry |
---|
Waechtler et al. “Optical Properties of Sputtered Tantalum Nitride Films Determined by Spectroscopic Ellipsometry.” Oral contributed presentation; 4th Workshop Ellipsometry, Feb. 20-22, 2006, Berlin, Germany, published Mar. 16, 2006. |
Southwest Center for Microsystems Education (SCME) University of New Mexico. “The Rainbow Wafer Activity.” Published in 2010. |
Physics and Radio-Electronics. “Light Emitting Diode (LED).” The date of publication is unknown. Retrieved online on Aug. 2, 2019 from https://www.physics-and-radio-electronics.com/electronic-devices-and-circuits/semiconductor-diodes/lightemittingdiodeledconstructionworking.html. |
Kmide et al. “Light Scattering.” Graphene, 2014, published in 2014. |
Microwaves101.com “Photolithography 101.” Published Dec. 2011. |
Mirshafieyan et al. “Silicon colors: spectral selective perfect light absorption in single layer silicon films on aluminum surface and its thermal tunability.” Optics Express 22(25):31545-31554, published on Dec. 12, 2014. |
Bohlen, Brandon Scott. “PECVD grown DBR for microcavity OLED sensor.” Retrospective Theses and Dissertations. 14847, published in 2007. |
Phuong Le Minh. “Silicon Light Emitting Devices for Integrated Applications.” University of Twente, published in 2003. |
Addison Engineering, Inc. “Silicon Nitride—LPCVD Grown.” The date of publication is unknown. Retrieved online on Aug. 8, 2019 from https://www.addisonengineering.com/. |
Wikipedia.org. “OLED.” Published on Jul. 23, 2019. |
Wikipedia.org “Pixel.” Published on Jul. 27, 2019. |
Wikipedia.org “Sputter Cleaning.” Published on Nov. 6, 2017. |
Wikipedia.org “Sputtering.” Published on May 4, 2019. |
Wikipedia.org “Transparent Conducting Film.” Published on Jul. 13, 2019. |
Non-Final Office Action dated Mar. 25, 2024, for U.S. Appl. No. 17/872,585. |
Number | Date | Country | |
---|---|---|---|
20210376282 A1 | Dec 2021 | US |