Claims
- 1. A method for fabricating an integrated circuit at a surface of a semiconductor substrate of a first conductivity type, comprising:
- forming a first masking layer at a first location of said surface;
- doping a second location of said surface, said second location not covered by said first masking layer, with dopant of a second conductivity type;
- implanting both said first and second locations with dopant of said first conductivity type through said first masking layer; and
- forming a layer of semiconductor material over said first and second locations after said implanting step, so that said doped second location of said surface forms a buried doped region.
- 2. The method of claim 1, further comprising:
- removing said first masking layer after said implanting, and prior to said forming of said layer of semiconductor material.
- 3. The method of claim 1, wherein said step of doping said second location comprises:
- implanting dopant of said second conductivity type, said first masking layer masking said dopant of said second conductivity type from reaching said first location of said surface lying thereunder; and
- heating said semiconductor substrate to diffuse said dopant of said second conductivity type.
- 4. The method of claim 3, wherein said heating step is performed in an oxidizing atmosphere.
- 5. The method of claim 1, wherein said step of forming said first masking layer comprises:
- forming a mask over said second location of said surface but not said first location of said surface, said mask being a barrier to oxidation; and
- heating said semiconductor substrate in an oxidizing atmosphere to form said first masking layer at said first location of said surface.
- 6. The method of claim 1, further comprising:
- forming a second masking layer over said layer of semiconductor material at a location overlying said first location of said surface; and
- implanting said layer of semiconductor material with dopant of said second conductivity type at a location overlying said buried doped region, said second masking layer preventing said dopant from reaching the portion of said layer of semiconductor material lying thereunder; and
- heating said semiconductor substrate to diffuse said dopant in said layer of semiconductor material to form a well of said second conductivity type.
- 7. The method of claim 6, wherein said heating step is done in an oxidizing atmosphere to form a well oxide layer overlying said well.
- 8. The method of claim 7, further comprising:
- removing said second masking layer;
- implanting said layer of semiconductor material with dopant of said first conductivity type, said well oxide layer preventing said dopant of said first conductivity type from reaching said well of said second conductivity type; and
- heating said semiconductor substrate to diffuse said dopant of said first conductivity type in said layer of semiconductor material to form a well of said first conductivity type.
- 9. The method of claim 6, wherein said buried doped region is relatively more highly doped than said well of said second conductivity type.
- 10. The method of claim 1, wherein the doping concentration of said buried doped region is relatively higher than the doping concentration of said semiconductor substrate.
- 11. The method of claim 1, wherein the doping concentration of said first location after said implanting is approximately one order of magnitude greater than that of said semiconductor substrate.
- 12. The method of claim 1 wherein said step of forming a first masking layer is performed by oxidation.
- 13. The method of claim 1 wherein said step of doping a second location of said surface is performed by implantation.
- 14. The method of claim 1, wherein said first conductivity type is n-type and said dopant is antimony.
- 15. The method of claim 1, wherein said second conductivity type is n-type and said dopant is antimony.
- 16. A method for fabricating an integrated circuit at a surface of a semiconductor substrate of a first conductivity type, comprising:
- forming a first masking layer at a first location of said surface;
- doping a second location of said surface, said second location not covered by said first masking layer, with dopant of a second conductivity type;
- implanting both said first and second locations with dopant of said first conductivity type;
- removing said first masking layer; and
- after removal of said first masking layer, forming an epitaxial layer over said first and second locations after said implanting step, so that said doped first and second locations of said surface form buried doped regions.
Parent Case Info
This application is a continuation of application Ser. No. 07/632,437, abandoned (which is a continuation of 07/265,074 filed on Oct. 31, 1988--now abandoned), filed Dec. 21, 1990.
US Referenced Citations (6)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0067661 |
Jun 1982 |
EPX |
0097379 |
Jun 1983 |
EPX |
0253724 |
Jul 1987 |
EPX |
0278619 |
Jan 1988 |
EPX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
632437 |
Dec 1990 |
|
Parent |
265074 |
Oct 1988 |
|