Russell B. Segal, BDSYN: Logic Description Translator, BDSIM: Switch-level Simulator 1-90, Electronics Research Laboratory, University of California, Berkeley, CA (May 21, 1987). |
Laung-Terng Wang et al., SSIM: A Software Levelized Compiled-Code Simulator 2-8, 24th ACM/IEEE Design Automation Conference, Paper 2.1 (1987). |
D.E. Thomas et al., The System Architect's Workbench 337-343, 25th ACM/IEEE Design Automation Conference, Paper 23.2 (1988). |
Raul Camposano, Design Process Model in the Yorktown Silicon Compiler 489-494, 25th ACM/IEEE Design Automation Conference, Paper 32.3 (1988). |
G. Colon-Bonet et al. On Optimal Extraction of Combinational Logic and Don't Care Sets from Hardware Description Languages 308-311, IEEE Design & Test (1989). |
A.J. Van Der Hoeven et al., A Model for the High-Level Description and Simulation of VLSI Networks 41-48, IEEE Design & Test of Computers (Aug. 1990). |
Peter M. Maurer et al., Techniques For Unit-Delay Compiled Simulation 480-484, 27th ACM/IEEE Design Automation Conference, Paper 27.1 (1990). |
Zhicheng Wang et al., LECSIM: A Levelized Event Driven Compiled Logic Simulator 491-496, 27th ACM/IEEE Design Automation Conference, Paper 27.3 (1990). |
J. Bhasker et al., An Optimizer For Hardware Synthesis 20-36, IEEE Design & Test of Computers (Oct. 1990). |
Giovanni De Micheli, High-Level Syntheses of Digital Circuits 6-7, IEEE Design & Test of Computers (Oct. 1990). |
R. Camposano, From Behavior to Structures: High-Level Synthesis 8-19, IEEE Design & Test of Computers (Oct. 1990). |
Giovanni De Micheli et al., The Olympus Syntheses System 37-53, IEEE Design & Test of Computers (Oct. 1990). |
Roger Lipsett, VHDL-The Language 28-41, IEEE Design & Test (Apr. 1986). |
Alfred S. Gilman, HDL-The Designer Environment 42-47, IEEE Design & Test (Apr. 1986). |
Elementary Pascal by H. Ledgard, et al. 1st Ed., Vintage Books, Feb. 1982, pp. 46-48, 66-75. |