Claims
- 1. A method for fabricating a bipolar transistor, said method comprising steps of:fabricating a first inner spacer and a second inner spacer on a top surface of a base; implanting a first dopant into said base to form a first implanted dopant region and a second implanted dopant region after said step of fabricating said first and second inner spacers; forming a first outer spacer adjacent to and on the outside of said first inner spacer and over said first implanted dopant region and a second outer spacer adjacent to and on the outside of said second inner spacer and over said second implanted dopant region, wherein said first and second outer spacers are formed after said step of fabricating said first and second inner spacers and after said step of implanting said first dopant; implanting a second dopant into said base after said step of forming said first and second outer spacers; depositing an emitter between said first inner spacer and said second inner spacer on said top surface of said base.
- 2. The method of claim 1 wherein said dopant is boron.
- 3. The method of claim 1 wherein said first and said second inner spacers comprise silicon oxide.
- 4. The method of claim 1 wherein said first and said second outer spacers comprise silicon oxide.
- 5. The method of claim 1 further comprising a step of depositing an intermediate oxide layer on said first and said second outer spacers after said forming step.
- 6. The method of claim 5 wherein said intermediate oxide layer comprises silicon oxide.
- 7. The method of claim 5 further comprising a step of depositing an amorphous layer on said intermediate oxide layer.
- 8. The method of claim 7 wherein said amorphous layer comprises amorphous silicon.
- 9. The method of claim 7 further comprising a step of depositing an antireflective coating layer over said amorphous layer.
- 10. The method of claim 9 wherein said antireflective coating layer comprises silicon oxynitride.
- 11. The method of claim 1 wherein said emitter comprises polycrystalline silicon.
- 12. The method of claim 1 wherein said bipolar transistor is an NPN silicon-germanium heterojunction bipolar transistor.
Parent Case Info
This is a divisional of application Ser. No. 10/163,386 filed Jun. 4, 2002, now U.S. Pat. No. 6,683,366.
US Referenced Citations (12)