Claims
- 1. A method comprising:introducing a metal layer over an area of substrate; modifying the work function of the metal layer over a portion of the area; and patterning the metal layer into a first gate electrode and a second gate electrode of complementary transistor devices.
- 2. The method of claim 1, wherein the modifying the work function of the metal layer comprises modifying over less than the entire portion of the area.
- 3. The method of claim 1, wherein modifying the work function comprises exposing the metal layer to a reactive ambient
- 4. The method of claim 3, wherein modifying the work function comprises protecting a portion of the metal layer from the reactive ambient.
- 5. The method of claim 1, wherein the metal layer is a first layer and modifying the work function comprises:introducing a second material layer over the first layer; and interacting the second layer with the first layer.
- 6. The method of claim 5, wherein interacting comprises forming an alloy.
- 7. The method of claim 5, wherein the second layer comprises a silicon material and interacting comprises forming a silicide.
- 8. The method of claim 1, wherein modifying the work function comprises implanting ions into the metal layer.
Parent Case Info
This Application is continuation of Ser. No. 09/107,604 Jun. 30, 1998 U.S. Pat. No. 6,130,123
US Referenced Citations (10)
Foreign Referenced Citations (6)
Number |
Date |
Country |
52-014383 |
Feb 1977 |
JP |
57-114281 |
Jul 1982 |
JP |
60-045053 |
Mar 1985 |
JP |
62-126671 |
Jun 1987 |
JP |
62-245658 |
Oct 1987 |
JP |
3-227562 |
Oct 1991 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/107604 |
Jun 1998 |
US |
Child |
09/563128 |
|
US |