Claims
- 1. An improved method of making an electrically programmable memory device of the type having a floating gate for storing charges therein, said method including the steps of
- fabricating a body of single crystalline semiconductive material;
- thermally growing a first layer of insulating material on said body of semiconductive material;
- depositing a first layer of undoped semiconductive material on said first layer of insulating material; wherein said improvement comprising the steps of:
- thermally growing a second layer of insulating material on said first layer of undoped semiconductive material;
- implanting a doping material through said second layer of insulating material into said first layer of semiconductive material to form said floating gate; and
- forming a second layer of conductive semiconductive material over said second layer of insulating material.
- 2. The method of claim 1, wherein said body of single crystalline semiconductive material and said first and second layers of semiconductive material are comprised of silicon.
- 3. The method of claim 2, wherein said first and second layers of silicon are polycrystalline silicon.
- 4. The method of claim 3, wherein said first layer of polycrystalline silicon is deposited by low pressure chemical vapor deposition.
- 5. The method of claim 4, wherein said doping material is phosphorus.
- 6. The method of claim 2, wherein said first and second layers of insulating material are comprised of silicon dioxide (SiO.sub.2).
- 7. The method of claim 1 after said implanting step further comprising the steps of
- removing a portion of said second layer of insulating material; and
- depositing a third layer of insulating material on said second layer of insulating material with the insulating material of said third layer different from the insulating material of the second layer;
- wherein said second layer of conductive material being deposited on said third layer of insulating material.
- 8. The method of claim 7, wherein said body of single crystalline semiconductive material and said first and second layers of semiconductive material are comprised of silicon.
- 9. The method of claim 8, wherein said first and second layers of silicon are polycrystalline silicon.
- 10. The method of claim 8, wherein said first and second layers of insulating material are comprised of silicon dioxide (SiO.sub.2).
- 11. The method of claim 10, wherein said third layer of insulating material is Si.sub.3 N.sub.4.
- 12. The method of claim 10, wherein said first layer of polycrystalline silicon is deposited by low pressure chemical vapor deposition.
- 13. The method of claim 12, wherein said doping material is phosphorus.
- 14. The method of claim 13, wherein said removing step comprises exposing said second layer of SiO.sub.2 to dilute HF acid.
- 15. The method of claim 14 further comprising the step of exposing said third layer of insulating material to pyrogenic (H.sub.2 /O.sub.2) oxidation, forming a fourth layer of insulating material of SiO.sub.2.
- 16. The method of claim 15, wherein said depositing step for the first layer of polycrystalline silicon forms approximately 3000-4500 Angstroms; said depositing step for the second layer of SiO.sub.2 forms substantially between 200-250 Angstroms; said removing step removes approximately 25 Angstroms of SiO.sub.2 ; said depositing step for the third layer of Si.sub.3 S.sub.4 forms substantially 250 Angstroms; and said fourth layer is substantially 30-50 Angstroms.
- 17. A method of reducing asperity in the floating gate of an electrically programmable memory device, said floating gate positioned between a first layer of insulating material and a second layer of insulating material and being of a semiconductive material, doped with a dopant, where said improvement comprising
- depositing said semiconductive material on said first layer;
- thermally growing said second layer on said semiconductive material; and
- ion implanting said dopant through said second layer into said semiconductive material forming said floating gate.
- 18. The method of claim 17, wherein said first and second layers are of SiO.sub.2 ; said semiconductive material is polycrystalline silicon; and said dopant is phosphorus.
Parent Case Info
The present application is a divisional of our co-pending U.S. patent application Ser. No. 06/556,028 entitled "An Electrically Programmable Memory Device And Method For Making The Same", filed Nov. 28, 1983 now abandoned.
US Referenced Citations (12)
Non-Patent Literature Citations (3)
| Entry |
| R. B. Marcus et al., "Polysilicon/SiO.sub.2 Interface Microtexture and Dielectric Breakdown", J. Electrochem. Soc., vol. 129, No. 6; Jun. 1982; pp. 1282-1289. |
| William S. Johnson et al., "THPM 12.6: A 16Kb Electrically Erasable Nonvolatile Memory", Feb. 14, 1980/EEE International Solid-State Circuits Conference, pp. 152-153. |
| K. Saraswat et al., "9. Thermal Oxidation of Polycrystalline Silicon" pp. 244-259. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
556028 |
Nov 1983 |
|