The present invention generally relates to silicon solar cells. More particularly, the present invention relates to a wafer structure that reduces recombination of holes and electrons at the surface, and a process that introduces less stress into thin silicon wafers to enhance their structural integrity.
Solar cells are devices that convert light energy into electrical energy. These devices are also often called photovoltaic (PV) cells. Solar cells are manufactured from a wide variety of semiconductors. One common semiconductor material is crystalline silicon.
Solar cells have three main elements: (1) a semiconductor; (2) a semiconductor junction; and (3) conductive contacts. Semiconductors such as silicon may be doped n-type or p-type. When an n-type silicon and p-type silicon are brought together, the region in the solar cell where they meet is a semiconductor junction. The semiconductor absorbs light. The energy from the light may be transferred to the valence electron of an atom in a silicon layer, which allows the valence electron to escape its bound state leaving behind a hole. These photogenerated electrons and holes are separated by the electric field associated with the p-n junction. The conductive contacts allow current to flow from the solar cell to an external circuit.
The top conductive contact 50, comprising silver, enables electric current to flow into the solar cell 5. The top conductive contact 50, however, does not cover the entire face of the cell 5 because silver is not transparent to light. Thus, the top conductive contact 50 has a grid pattern to allow light to enter into the solar cell 5. Electrons flow from the top conductive contact 50, and through the load 75, before uniting with holes via the bottom conductive contact 40.
The bottom conductive contact 40 usually comprises aluminum-silicon eutectic. This conductive contact 40 typically covers the entire bottom of the p-type silicon 10 in order to maximize conduction. The aluminum is alloyed with silicon at high temperatures of approximately 750 degrees Celsius, well above the aluminum-silicon eutectic temperature of 577 degrees Celsius. This alloying reaction creates a heavily-doped p-type region at the bottom of the base and gives rise to a strong electric field there. This field aids the field associated with the p-n junction in separating electrons from holes so that electrons are collected at the top contact and holes are collected at the bottom contact.
A solar cell structure that comprises a p-n homojunction and heterojunction surface passivation is provided for reducing the loss of electrons and holes by recombination at the surface, and for reinforcing an internal electric field of the p-n homojunction. A fabrication process compatible for manufacturing this solar cell on thin crystalline silicon wafers is provided. In an embodiment, a plurality of solar cells having a p-n homojunction and heterojunction surface passivation are connected in series, and are coupled to a transparent encapsulating material and to a reflective material.
The foregoing is a summary and thus contains, by necessity, simplifications, generalizations and omissions of detail; consequently, those skilled in the art will appreciate that the summary is illustrative only and is not intended to be in any way limiting. Other aspects, inventive features, and advantages of the present disclosure, as defined solely by the claims, will become apparent in the non-limiting detailed description set forth below.
In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be understood by those skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail so as not to obscure the present invention.
Solar energy is an ideal resource because it is clean and reliable. However, one impediment to achieving greater use of solar energy heretofore is the cost of solar collection systems. Approximately 75% of the cost of manufacturing silicon solar cells is in the cost of the silicon wafer itself. Thus, in theory, the more wafers that can be sliced from an ingot, the more cost savings may be realized. However, thinner wafers typically suffer reduced yield. Further, thinner wafers are subject to deformation if exposed to non-uniform high temperatures during the manufacturing process and to stresses from other layers on the silicon wafer, particularly from the aluminum-silicon eutectic layer.
For one embodiment of the invention, an n-type diffused layer is formed on one side of a silicon wafer having a p-type doping. The diffused layer may be formed in a diffusion furnace.
The plurality of silicon wafers 410 and the plurality of dopant sources 420 may be placed on the wafer boat 405 in a pattern such that there are two silicon wafers 410 positioned between a first dopant source 420 and a second dopant source 420. For example,
Once the plurality of silicon wafers 410 and plurality of dopant sources 420 are positioned on the wafer boat, the furnace may be set to a temperature of between approximately 700 and 1000 degrees Celsius to cause dopant molecules to diffuse from each of the dopant sources 420 to a surface of adjacent silicon wafers 410. Note that heating thin silicon wafers to high temperatures over 700 degrees Celsius is generally not beneficial because of the risk of stress induced bowing in the silicon wafers. However, in this case, the entire wafer is heated, rather than subjecting only a portion or surface of the wafer to the heat. Because the temperature gradient across the wafer is minimized, the risk of deformation during diffusion is also minimized, so elevated heating is acceptable at this stage of the process.
This diffusion process may also be used on silicon wafers having n-type doping. For another embodiment of the invention, a p-type diffused layer may be formed on one side of a plurality of n-type silicon wafers. In this embodiment, silicon wafers 410 are doped n-type. The dopant sources 420 are coated with p-type dopants such as boron, gallium, indium, or aluminum. The n-type silicon wafers are then diffused in the diffusion furnace 400.
In the same thermal cycle, but after the diffusion process has completed, the furnace may be injected with oxygen at a flow rate of approximately 3000 standard cubic centimeters per minute to grow an oxide layer on both sides of each silicon wafer in operation 110. After approximately 10 to 30 minutes at a temperature of approximately 900 degrees Celsius, a thermal oxide thickness of five to 20 nanometers is formed on both sides of the wafer. In forming the oxide layer, some of the silicon wafer, which includes any potentially contaminated portion of the surface, is consumed. An oxide layer approximately 10 nanometers thick consumes approximately 4.5 nanometers of silicon from its original surface during its formation. This ensures that the silicon directly beneath the oxide layer is of virgin quality.
Next, the oxide layers are removed from each of the silicon wafers in operation 120. In contrast to traditional methods, a wet chemical cleaning process to remove organic and metallic contamination from the surface of the wafer is not needed for the final etch. Examples of typical wet chemical cleaning processes include solutions of hydrogen peroxide with ammonium hydroxide or hydrochloric acid (RCA clean) and a solution of hydrogen peroxide with sulfuric acid. Such solutions are usually used above room temperature, typically about 80 degrees Celsius. Because the oxide layer has already consumed any potential contaminants, the removal of the oxide layers exposes non-contaminated silicon surfaces. Clean surfaces are critically important in the formation of high quality heterojunctions.
For one embodiment of the invention, the thermal oxide layers are stripped from both wafer surfaces using a dilute hydrofluoric acid (HF) solution. The HF solution may comprise 24 parts water to one part 49% HF by volume. The etch rate of thermal oxide with this solution is approximately eight nanometers per minute. Thus, the etch time for a 20 nanometer oxide layer is between approximately two and three minutes.
The etching of a surface is complete when the surface changes from a hydrophilic state to a hydrophobic state. In other words, if there is still thermal oxide on the silicon surface, water sheets on the surface. Once the oxide layer is stripped from the silicon surface, water balls up on the surface. At this point, the dangling silicon bonds at the wafer surface are terminated by hydrogen atoms, which prepares the silicon for amorphous silicon deposition. No water rinse is used after the etch in order to preserve the condition of the hydrogen-terminated surface. Water rinsing is not needed because the etching solution drains cleanly from the surface by virtue of its hydrophobic state.
Once the oxide layer is removed and the dangling bonds are terminated, an undoped amorphous silicon layer is deposited on both sides of the wafer in operation 130. For one embodiment of the invention, undoped, or intrinsic, amorphous silicon, may be deposited by a hot wire chemical vapor deposition (HWCVD) process. In this process, a wire is heated above the substrate to a temperature of about 2000 degrees Celsius, and a pressure of approximately 10 millitorr may be maintained in the deposition chamber. The wire may be comprised of tantalum or tungsten.
The hot wire decomposes silane molecules. When the molecular fragments make contact with the relatively cold surface of the silicon wafer, the fragments condense and stay on the surface, transitioning from a gas phase to a solid phase. Ideally, the silicon wafer is heated to between approximately 50 and 200 degrees Celsius to provide mobility to silicon atoms to form an amorphous silicon material. It is, however, important to keep the temperature below approximately 400 degrees Celsius to prevent the amorphous silicon from losing passivation properties by crystallizing.
For another embodiment of the invention, the undoped amorphous silicon layer is deposited using a plasma enhanced chemical vapor deposition (PECVD) process. This process also uses silane as a feed gas. The silane gas is decomposed by action of a radio frequency plasma. A frequency range of between approximately 13 and 70 megahertz may be applied to excite the plasma.
For yet another embodiment of the invention, the undoped amorphous silicon layer is deposited by an expanding thermal plasma (ETP) technique.
An undoped amorphous silicon layer is applied to both the front and back surfaces of the silicon. An abrupt interface between amorphous silicon and crystalline silicon will help to reduce the recombination of holes and electrons at the surface of the crystalline silicon. The front and back undoped amorphous silicon layers may be applied sequentially or simultaneously. Each of the undoped amorphous silicon layers has a thickness of approximately two to 10 nanometers. The thickness of the undoped amorphous silicon layer on the front surface of a silicon wafer may be approximately equal to the thickness of the undoped amorphous silicon layer on the back surface. Alternatively, the thickness of the undoped amorphous silicon layer on the front surface of the silicon wafer may be less than the thickness of the undoped amorphous silicon layer on the back surface to avoid excessive absorption of light in the amorphous silicon layer where photogenerated carriers have very low lifetime. Since very little light is absorbed in the back undoped amorphous silicon layer, it can be made thicker to give an improved surface passivation
Following deposition of the intrinsic amorphous silicon layers, a first doped amorphous silicon layer is added to the front side of the wafer in operation 140. If the substrate of the silicon wafer is p-type, a doped n-type amorphous silicon layer is deposited to the front, or emitter, side of the wafer. Otherwise, if the substrate of the silicon wafer is n-type, a doped p-type amorphous silicon layer is deposited on the front side of the wafer. The deposition may be done by HWCVD, PECVD, or ETP.
In a HWCVD process, silane and 5% phosphine in hydrogen are applied in the ratio of one part silane to 1.2 parts 5% phosphine in hydrogen at a pressure of approximately 60 millitorr. Moreover, the wafer is held at a temperature in the range of approximately 100 to 300 degrees Celsius. The thickness of the doped amorphous silicon layer may be approximately four to 20 nanometers. It is preferred if the first doped amorphous silicon layer is formed in a different chamber in order to avoid contamination of the chamber used to deposit undoped amorphous silicon.
In operation 150, a second doped amorphous silicon layer is added to the back side of the wafer. This doped amorphous silicon layer has the opposite type from the first doped amorphous silicon layer. Therefore, if the first doped amorphous silicon layer is doped p-type, the second doped amorphous silicon layer is doped n-type, and vice versa. The deposition of the second doped amorphous silicon layer may be applied by HWCVD, PECVD, or ETP.
For HWCVD, silane and 2.5% diborane in hydrogen are applied in the ratio of one part silane to five parts 2.5% diborane in hydrogen at a pressure of approximately 70 millitorr with the wafer held at a temperature of approximately 150 to 350 degrees Celsius. The thickness of the doped amorphous silicon layer grown in this operation may be approximately four to 20 nanometers.
In operation 160, a transparent conductive oxide that has a thickness of approximately 75 nanometers is formed on both sides of the wafer. The transparent conductive oxide layers cover the entire front side and back side of the silicon wafer. The transparent conductive oxide layers are substantially transparent, and have an index of refraction of approximately 2.0. This index of refraction is chosen for the transparent conductive oxide layers in order to provide an appropriate intermediate value between that of air (index of 1.0) and that of silicon (index of approximately 4). The transparent conductive oxide serves as an effective antireflective coating for the solar cell.
The transparent conductive oxide may comprise indium tin oxide. A 90% indium, 10% tin alloy may be evaporated in the presence of oxygen to form an indium tin oxide layer on a wafer held at a temperature of below 250 degrees Celsius. For example, the wafer temperature may be between 150 and 250 degrees Celsius. Such a deposition is performed under vacuum conditions, with a partial pressure of oxygen.
For another embodiment of the invention, the transparent conductive oxide may comprise zinc oxide with aluminum. Other than evaporation, transparent conductive oxide layers, such as zinc oxide and indium tin oxide, may be applied by sputtering. The transparent conductive oxide layers may be applied sequentially or simultaneously.
Finally, contacts are applied to the transparent conductive oxide layers in operation 170. The contacts are grid lines comprising silver. The grid lines may be applied by screen printing, ink jet printing, or evaporation through a shadow mask. A heat treatment of less than 450 degrees Celsius may also be applied for decomposing the printed material, or to promote adherence of the silver lines to the transparent conductive oxide layers.
The silver grid lines do not come in direct contact with the crystalline silicon surface. Application of the contacts to the transparent conductive oxide layers avoids the very high recombination areas on conventional homojunction cells where metals are in direct contact with the crystalline silicon surface.
The doped substrate 200 is coupled to the diffused layer 210. The doped substrate 200 may be p-type or n-type. If the substrate 200 is p-type, the diffused layer 210 is n-type. Otherwise, if the substrate 200 is n-type, the diffused layer is p-type. The interface between the doped substrate 200 and diffused layer 210 is a homojunction. The positive fixed charge on the n-side of the homojunction and the negative fixed charge on the p-side of the homojunction create an electric field. The electric field directs the photogenerated electrons to the n-side and the photogenerated holes to the p-side. The homojunction serves to separate a large fraction of the photogenerated carriers, thereby enabling their collection at the contacts.
One thermal oxide layer 220 is grown on the diffused layer 210, and a second thermal oxide layer 225 is grown on the doped substrate 200. The thermal oxide layers 220, 225 are formed to eliminate the costly and time-consuming preparation of the silicon surface by extensive wet chemical cleaning. As explained above, the thermal oxidation process consumes part of the silicon wafer, including any parts of the surface that are contaminated.
Thus, upon removal of the thermal oxide layers 220, 225 in operation 120, the exposed surfaces of the doped substrate 200 and diffused layer 210, as shown in
Similarly,
Amorphous silicon layers 240, 230 are coupled to crystalline silicon layer 210 to enable charge to flow between these layers, which creates an effective heterojunction. Further, this heterojunction has an electric field that is in the same direction as the electric field in the homojunction of the crystalline silicon. The electric fields are in the same direction because doped amorphous silicon layer 240 and diffused layer 210 have the same charge type.
Because amorphous silicon layers 245, 235 are coupled to crystalline silicon layers 200, there is a heterojunction at that interface as well. This heterojunction has an electric field that is also in the same direction as the electric field in the homojunction of the crystalline silicon. The electric fields are in the same direction because doped amorphous silicon layer 245 and doped substrate 200 have the same type. Hence, the effective heterojunction acts to supplement and reinforce the action of the homojunction.
The electric fields created by the two heterojunctions act to supplement or reinforce the electric field of the homojunction. The reinforced electric field permits electrons to flow more freely through the solar cell and into an external load coupled to the solar cell.
Solar cells produced from a silicon wafer may subsequently be incorporated into solar modules. The solar module depicted in
The solar cells of the solar module are connected in series to build up voltage. Specifically, the solar cells are soldered to one another such that the negative contact of a first solar cell 300 is coupled to the positive contact of a second solar cell 300. The negative contact of the second solar cell 300 is connected to the positive contact of a third solar cell 300. The pattern is continued until all the solar cells 300 of a module are soldered together. By connecting the solar cells in series, the voltage generated by each solar cell 300 is aggregated with the next. For one embodiment of the invention, 36 solar cells are connected in series in a single module. For another embodiment of the invention, 72 solar cells are connected in series in a single module. The positive terminal of the solar module is coupled to the positive contact of the first solar cell 300. The negative terminal of the solar module is coupled to the negative terminal of the negative contact of the last of the plurality of solar cells 300 connected in series.
Encapsulating material 510 is coupled to one side of the plurality of solar cells 300. Encapsulating material 520 is coupled to a second side of the plurality of solar cells 300. The encapsulating materials 510, 520 may comprise a transparent material having a similar index of refraction as glass, such as ethylene vinyl acetate, to allow light to pass to the solar cell 300 and to protect the solar cell 300 from potentially harmful elements and objects.
During the fabrication of the module, the first encapsulating material 510 and the second encapsulating material 520 are squeezed together and heated. The ethylene vinyl acetate melts and flows around the plurality of solar cells 300. The glass sheet 515 is then coupled to the first encapsulating material 510 to further protect the solar cell 300. Because the encapsulating material 510 and glass sheet 515 have substantially the same index of refraction, the two layers have the optical properties of a single layer.
A backing sheet 530 is coupled to the second encapsulating material 520. This backing sheet 530 may comprise a reflective material, such as polyvinyl fluoride. Any light that passes through the glass sheet 515, encapsulating material 510, and is not absorbed by a solar cell 300, exits through encapsulating material 520. The light may then reflect off backing sheet 530 and pass through solar cell 300 a second time, and offer the solar cell 300 a second opportunity to absorb the light.
In the forgoing specification, the invention has been described with reference to specific exemplary embodiments thereof. It will, however, be evident that various modification and changes may be made thereto without departure from the broader spirit and scope of the invention as set forth in the appended claims. The specification and drawings are, accordingly, to be regarded in an illustrative rather than restrictive sense.
Number | Name | Date | Kind |
---|---|---|---|
4019924 | Kurth | Apr 1977 | A |
4100310 | Ura et al. | Jul 1978 | A |
4129090 | Inaniwa et al. | Dec 1978 | A |
4370510 | Stirn | Jan 1983 | A |
4377723 | Dalal | Mar 1983 | A |
4396793 | Madan | Aug 1983 | A |
4442310 | Carlson et al. | Apr 1984 | A |
4451838 | Yamazaki | May 1984 | A |
4496788 | Hamakawa et al. | Jan 1985 | A |
4534099 | Howe | Aug 1985 | A |
4547622 | Fan et al. | Oct 1985 | A |
4591892 | Yamazaki | May 1986 | A |
4663495 | Berman et al. | May 1987 | A |
4672148 | Yamamoto et al. | Jun 1987 | A |
4673628 | Inoue et al. | Jun 1987 | A |
4709119 | Worner | Nov 1987 | A |
4758527 | Yamazaki | Jul 1988 | A |
4818357 | Case et al. | Apr 1989 | A |
4910153 | Dickson | Mar 1990 | A |
4948740 | Plaettner | Aug 1990 | A |
5043772 | Yamazaki | Aug 1991 | A |
5114498 | Okamoto et al. | May 1992 | A |
5213628 | Noguchi et al. | May 1993 | A |
5324365 | Niwa | Jun 1994 | A |
5342452 | Saito et al. | Aug 1994 | A |
5349204 | Yamazaki | Sep 1994 | A |
5356488 | Hezel | Oct 1994 | A |
5391893 | Yamazaki | Feb 1995 | A |
5401330 | Saito et al. | Mar 1995 | A |
5401336 | Noguchi et al. | Mar 1995 | A |
5434881 | Welsch et al. | Jul 1995 | A |
5437734 | Matsushita et al. | Aug 1995 | A |
5453135 | Nakagawa et al. | Sep 1995 | A |
5486238 | Nakagawa et al. | Jan 1996 | A |
5500055 | Toyama et al. | Mar 1996 | A |
5521400 | Yamazaki | May 1996 | A |
5556794 | Yamazaki | Sep 1996 | A |
5589008 | Keppner | Dec 1996 | A |
5603778 | Sonoda | Feb 1997 | A |
5665175 | Safir | Sep 1997 | A |
5705828 | Noguchi et al. | Jan 1998 | A |
5769963 | Fujioka et al. | Jun 1998 | A |
5858120 | Nakagawa et al. | Jan 1999 | A |
5859397 | Ichinose et al. | Jan 1999 | A |
5885725 | Toyama et al. | Mar 1999 | A |
5935344 | Endo et al. | Aug 1999 | A |
5972784 | Rohatgi et al. | Oct 1999 | A |
5981867 | Toyama et al. | Nov 1999 | A |
5998730 | Shiozaki et al. | Dec 1999 | A |
6028264 | Yamazaki | Feb 2000 | A |
6043105 | Yamazaki | Mar 2000 | A |
6043427 | Nishimoto | Mar 2000 | A |
6077722 | Jansen et al. | Jun 2000 | A |
6136162 | Shiozaki et al. | Oct 2000 | A |
6166318 | Freeouf | Dec 2000 | A |
6166368 | Marion et al. | Dec 2000 | A |
6180991 | Yamazaki | Jan 2001 | B1 |
6214706 | Madan et al. | Apr 2001 | B1 |
6281426 | Olson et al. | Aug 2001 | B1 |
6307146 | Takeuchi et al. | Oct 2001 | B1 |
6346716 | Yamazaki | Feb 2002 | B1 |
6413794 | Sano et al. | Jul 2002 | B1 |
6427622 | Madan et al. | Aug 2002 | B2 |
6465727 | Maruyama et al. | Oct 2002 | B2 |
6503771 | Yamazaki | Jan 2003 | B1 |
6533904 | Ebisawa et al. | Mar 2003 | B2 |
6632277 | Dietze et al. | Oct 2003 | B2 |
6664566 | Yamazaki | Dec 2003 | B1 |
6670542 | Sakata et al. | Dec 2003 | B2 |
6706959 | Hamakawa et al. | Mar 2004 | B2 |
6878921 | Taguchi et al. | Apr 2005 | B2 |
7030413 | Nakamura et al. | Apr 2006 | B2 |
7041342 | Lohmeyer et al. | May 2006 | B2 |
7164150 | Terakawa et al. | Jan 2007 | B2 |
7199395 | Terakawa et al. | Apr 2007 | B2 |
7214872 | Maruyama et al. | May 2007 | B2 |
7259322 | Gronet | Aug 2007 | B2 |
7947895 | Yamamoto et al. | May 2011 | B2 |
20020041443 | Varaprasad et al. | Apr 2002 | A1 |
20040084282 | Hellmann et al. | May 2004 | A1 |
20040112426 | Hagino | Jun 2004 | A1 |
20040187911 | Gaudiana et al. | Sep 2004 | A1 |
20050056312 | Young et al. | Mar 2005 | A1 |
20050059186 | Kelly et al. | Mar 2005 | A1 |
20050109388 | Murakami et al. | May 2005 | A1 |
20050183767 | Yu et al. | Aug 2005 | A1 |
20050250297 | Shive et al. | Nov 2005 | A1 |
20050252544 | Rohatgi et al. | Nov 2005 | A1 |
20060065297 | Terakawa | Mar 2006 | A1 |
20060162763 | Hamakawa et al. | Jul 2006 | A1 |
20060196535 | Swanson et al. | Sep 2006 | A1 |
20060226425 | Chae et al. | Oct 2006 | A1 |
20060255340 | Manivannan et al. | Nov 2006 | A1 |
20060283499 | Terakawa et al. | Dec 2006 | A1 |
20070023081 | Johnson et al. | Feb 2007 | A1 |
20070023082 | Manivannan et al. | Feb 2007 | A1 |
20070107773 | Fork et al. | May 2007 | A1 |
20070169808 | Kherani et al. | Jul 2007 | A1 |
20070207628 | Chua | Sep 2007 | A1 |
20070272297 | Krivoshlykov et al. | Nov 2007 | A1 |
20080006319 | Bettge et al. | Jan 2008 | A1 |
20080223434 | Ikenoue et al. | Sep 2008 | A1 |
20100062561 | Cabarrocas et al. | Mar 2010 | A1 |
20100096004 | Hu et al. | Apr 2010 | A1 |
20100263717 | Wang et al. | Oct 2010 | A1 |
Number | Date | Country |
---|---|---|
2605600 | Oct 2006 | CA |
4207783 | Mar 1992 | DE |
0 341 756 | Mar 1982 | EP |
0 113 434 | Feb 1983 | EP |
0 248 953 | Oct 1986 | EP |
0 265 251 | Oct 1987 | EP |
1 852 917 | Apr 2004 | EP |
1 523 003 | Sep 2004 | EP |
2878374 | May 2006 | FR |
58042279 | Mar 1983 | JP |
61218176 | Sep 1986 | JP |
61232685 | Oct 1986 | JP |
63215082 | Sep 1988 | JP |
63222471 | Sep 1988 | JP |
1129470 | May 1989 | JP |
1289173 | Nov 1989 | JP |
2109376 | Apr 1990 | JP |
2288369 | Nov 1990 | JP |
3038886 | Feb 1991 | JP |
3166771 | Jul 1991 | JP |
4007878 | Jan 1992 | JP |
6163957 | Jun 1994 | JP |
6181331 | Jun 1994 | JP |
6338623 | Dec 1994 | JP |
7183554 | Jul 1995 | JP |
8116080 | May 1996 | JP |
9027627 | Jan 1997 | JP |
10321889 | Dec 1998 | JP |
11-307791 | Nov 1999 | JP |
2001274446 | Oct 2001 | JP |
2001308362 | Nov 2001 | JP |
2004-221368 | Aug 2004 | JP |
2005-268239 | Sep 2005 | JP |
910007468 | Sep 1991 | KR |
WO 8505226 | Nov 1985 | WO |
WO 2004084282 | Sep 2004 | WO |
WO 2006111138 | Oct 2006 | WO |
WO 2007085072 | Aug 2007 | WO |
WO 2007117153 | Oct 2007 | WO |
Number | Date | Country | |
---|---|---|---|
20090215218 A1 | Aug 2009 | US |