Claims
- 1. A method for making a planar thin film transistor comprising the steps of:
- a) forming a first insulating layer on a substrate, depositing a conductive layer on the insulating layer, and patterning the conductive layer to form a gate electrode;
- b) depositing a second insulating layer on the gate electrode and the first insulating layer, forming a mask layer on the second insulating layer and patterning the mask layer to form an opening over the gate electrode, wherein the opening has a width wider than the gate electrode, and etching a portion of the second insulating layer over the gate electrode through the opening in the mask layer to expose a top surface of the gate electrode, and removing the mask layer;
- c) forming a gate insulator on the second insulating layer and the top surface of the gate electrode, and forming a semiconductor layer on the gate insulator; and
- d) forming impurity regions at opposite sides of the gate electrode in the semiconductor layer.
- 2. The method of claim 1, wherein before step d), the method further comprises a step for forming a low concentration impurity region at one side of the gate electrode.
- 3. The method of claim 1, wherein before step d), the method further comprises the steps of implanting semiconductor ions in the semiconductor layer and annealing the implanted semiconductor layer.
- 4. The method of claim 3, wherein the semiconductor layer comprises polysilicon, and the semiconductor ions comprise silicon ions.
- 5. The method of claim 4, wherein the first and second insulating layers comprise silicon dioxide, the conductive layer comprises polysilicon, and the gate insulator comprises silicon dioxide.
- 6. The method of claim 5, wherein the silicon dioxide layer is about 3000 Angstroms in thickness, and the annealing step is carried out for about 5 hours at 600.degree..+-.50.degree. C. or by using a laser annealing method.
- 7. The method of claim 5, wherein the second silicon dioxide layer comprises either a high temperature oxide (HTO), a high temperature low pressure deposition oxide (HLD), a low temperature oxide (LTO), an undoped silicate glass (USG), a phosphor-silicate glass (PSG), a boron-phosphor-silicate glass (BPSG), or a spin on glass (SOG).
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 93-16093 |
Aug 1993 |
KRX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/293,356 filed on Aug. 19, 1994, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (4)
| Number |
Date |
Country |
| 5688356 |
Jul 1981 |
JPX |
| 63269535 |
Nov 1988 |
JPX |
| 3246949 |
Nov 1991 |
JPX |
| 0494133 |
Mar 1992 |
JPX |
Non-Patent Literature Citations (2)
| Entry |
| Wolf, Silicon processing for the VLST Era vol. 2, pp. 194-199; 1986. |
| 16Mbit SRAM Cell Technologies for 2.0V Operation; H. Ohkubo, et al.; 1991 IEEE; pp. 481-484 IDEM. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
293356 |
Aug 1994 |
|