Claims
- 1. A method of making a wire for a gate frame of a field emission display comprising:
forming a gate wire of a gate frame of a field emission display, wherein the gate wire has a cross section shaped to produce an electric field between adjacent gate wires that is substantially uniform and substantially flat across a cathode sub-pixel region of an emitter line of the field emission display.
- 2. The method of claim 1 wherein the forming comprises forming the gate wire such that the cross section of the gate wire is shaped to produce the electric field which causes an electron emission that is substantially straight from the cathode sub-pixel portion of the emitter line.
- 3. The method of claim 1 wherein the forming comprises forming the gate wire such that the cross section of the gate wire is shaped to focus an electron emission from the cathode sub-pixel portion of the emitter line.
- 4. The method of claim 1 wherein the forming step is performed using an electroplating process.
- 5. The method of claim 1 further comprising forming a plurality of the gate wires and attaching the plurality of gate wires to a bottom surface of a gate frame such that each of the plurality of gate wires spans from one side of the gate frame to an opposite side of the gate frame.
- 6. The method of claim 1 wherein the forming the gate wire comprises forming the gate wire to have a cross section shaped as a generally rectangular geometry that is missing notches in upper left and upper right corners of the generally rectangular geometry.
- 7. The method of claim 6 wherein the forming the gate wire comprises forming the gate wire such that the cross section of the gate wire is shaped as a rectangular geometry having four upper quadrants and four lower quadrants.
- 8. The method of claim 7 wherein the forming the gate wire further comprises removing an upper left quadrant and an upper right quadrant of the rectangular geometry.
Parent Case Info
[0001] This patent document relates to field emission display (FED) devices described in the following patent documents filed concurrently herewith. The related patent documents, all of which are incorporated herein by reference, are:
[0002] U.S. patent application Ser. No. ______, of Russ, et al.; entitled METHOD OF VARIABLE RESOLUTION ON A FLAT PANEL DISPLAY; now U.S. Pat. No. ______;
[0003] U.S. patent application Ser. No. ______, of Russ, et al.; entitled METHOD FOR CONTROLLING THE ELECTRIC FIELD AT A FED CATHODE SUB-PIXEL; now U.S. Pat. No. ______;
[0004] U.S. patent application Ser. No. ______, of Russ, et al.; entitled METHOD FOR MAKING WIRES WITH A SPECIFIC CROSS SECTION FOR A FIELD EMISSION DISPLAY; now U.S. Pat. No. ______;
[0005] U.S. patent application Ser. No. ______, of Russ, et al.; entitled METHOD FOR ALIGNING FIELD EMISSION DISPLAY COMPONENTS; now U.S. Pat. No. ______;
[0006] U.S. patent application Ser. No. ______, of Russ, et al.; entitled CARBON CATHODE OF A FIELD EMISSION DISPPLAY WITH IN-LAID ISOLATION BARRIER AND SUPPORT; now U.S. Pat. No. ______;
[0007] U.S. patent application Ser. No. ______, of Russ, et al.; entitled METHOD FOR DRIVING A FIELD EMISSION DISPLAY; now U.S. Pat. No. ______; and
[0008] U.S. patent application Ser. No. ______, of Russ, et al.; entitled CARBON CATHODE OF A FIELD EMISSION DISPLAY WITH INTEGRATED ISOLATION BARRIER AND SUPPORT ON SUBSTRATE; now U.S. Pat. No. ______.