Claims
- 1. A method for manufacturing a high frequency semiconductor structure, which comprises:
preparing a substrate; forming a doped well on one side of the substrate; epitaxially growing a buffer layer, from an undoped material, above the well; and at least partially removing a portion of the buffer layer covering the substrate.
- 2. The method according to claim 1, which comprises: completely removing the portion of the buffer layer covering the substrate.
- 3. The method according to claim 1, wherein: the substrate is a high impedance substrate with a resistivity greater than 1 kΩcm.
- 4. The method according to claim 1, wherein: the well is doped with a concentration of more than 6×1019 cm−3.
- 5. The method according to claim 1, which comprises: after processing the buffer layer, applying layered sequences to form bipolar transistors and varactors.
- 6. The method according to claim 1, which comprises: after performing the step of applying the layered sequences, performing a brief heat treatment between 750° C. and 850° C. and between 1000° C. and 1100° C.
- 7. The method according to claim 1, which comprises: forming a well having an edge in the substrate; the substrate having a region at the edge of the well with an increased doping with respect to remaining portions of the substrate.
- 8. The method according to claim 7, which comprises: connecting the region at the edge of the well to a ground contact.
- 9. A semiconductor structure for high frequencies, comprising:
a substrate having a doped well formed therein; and a buffer layer made of substrate material covering said well; said buffer layer being manufactured from an undoped material; at least a portion of said substrate being not covered by said buffer layer.
- 10. The semiconductor structure according to claim 9, comprising: a bipolar transistor formed in said substrate; said transistor having a collector formed by said well.
- 11. The semiconductor structure according to claim 9, comprising: a varactor having an electrode formed by said well.
- 12. The semiconductor structure according to claim 9, comprising: a PIN diode having an electrode formed by said well.
- 13. The semiconductor structure according to claim 9, comprising: a capacitor having an electrode is formed by said well.
- 14. The semiconductor structure according to claim 9, comprising: a resistor manufactured from a semiconductor material; said resistor being formed on said substrate.
- 15. The semiconductor structure according to claim 9, comprising: a coil formed from conductor tracks.
Priority Claims (1)
Number |
Date |
Country |
Kind |
00 106 460.9 |
Mar 2000 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/EP01/02471, filed Mar. 5, 2001, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP01/02471 |
Mar 2001 |
US |
Child |
10253197 |
Sep 2002 |
US |