Claims
- 1. A method for manufacturing a VLSI semiconductor memory device comprising the steps of:
- doping an impurity to adjust a threshold voltage only in an active region of a cell array section of a semiconductor substrate;
- forming a first conductive layer serving as a gate electrode by interposing a gate oxide layer on said cell array section, and doping an n-type impurity in said active region of said cell array section to form source/drain regions, thereby forming a cell transistor;
- covering said cell array section in which said cell transistor is formed with an HTO layer, forming a storage node contact hole in said HTO layer, and sequentially forming a second conductive layer, an insulating layer of a capacitor, and a third conductive layer in said cell array section, thereby forming a cell capacitor; and, after the formation of said cell transistor and said cell capacitor, performing the steps of
- doping an impurity to adjust the threshold voltage only in an active region of a peripheral circuit section of said semiconductor substrate;
- forming an NMOS transistor with a lightly doped drain structure in a p-well of said peripheral circuit section, and forming a PMOS transistor with a single drain structure in an n-well of said peripheral circuit section; and
- covering an inter-insulating layer on the whole surface of the structure, forming a contact hole in said inter-insulating layer, and forming a metal wiring layer by a conventional method.
- 2. A method for manufacturing a VLSI semiconductor memory device as claimed in claim 1, wherein said transistor in said peripheral circuit section is formed to have a lightly doped drain structure for NMOS transistors; and is formed to have a single drain structure for PMOS transistors.
- 3. A method for manufacturing a VLSI semiconductor memory device as claimed in claim 1, wherein the gate oxide layer of said transistor in said peripheral circuit section is thinner than that of said transistor in said cell array section.
Priority Claims (1)
Number |
Date |
Country |
Kind |
91-6583 |
Apr 1991 |
KRX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/742,045, filed Aug. 8, 1991 now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0026129 |
Feb 1977 |
JPX |
0113278 |
Jul 1982 |
JPX |
3-16153 |
Jan 1991 |
JPX |
2233154 |
Jan 1991 |
GBX |
Non-Patent Literature Citations (1)
Entry |
Wolf et al. "Silicon Processing for the VLSI Era", vol. 1, Lattice Press, 1986, pp. 182-185. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
742045 |
Aug 1991 |
|