J. Tomczak et al. Pulse-Width Degradation in Digital Circuits Jun. 1989, pp. 26.6.1-26.6.4 IEEE Publication. |
P. Argade Sizing an Inverter with a Precise Delay:Generation of Complementary Signals with Minimal Skew and Pulsewidth Distortion in CMOS Jan. 1989 pp. 33-40. |
W. Elder et al. Timing Verification for Macros with Usage Dependent Constraints IBM Technical Disclosure Bulletin Aug. 1989 pp. 355-358. |
C. Bond et al. Timing Verification of Algorithmically Grown Macros IBM Technical Disclosure Bulletin, Aug. 1991, pp. 260-262. |