The present invention relates to a method of operating a processor bus, with which a central unit (processor) can make access to various peripheral units.
In the processor systems according to the prior art, it is normal for the processor itself, that is to say the central computing unit (CPU), to be connected to the peripheral devices (peripheral units) via a bus, as it is known, that is to say a common data line. The peripheral devices can be memories of every type, coprocessors, data input and output devices. The speed with which the peripheral devices can react to data requests from the central unit of course depends to a quite different extent on the type of the respective devices.
According to the prior art, an access by the processor to a peripheral device via the bus blocks the processor until the access is completed. As a result, the processor operating time, that is to say the computing power, is unnecessarily lost.
It is accordingly an object of the invention to provide a method for operating a processor bus that overcomes the above-mentioned disadvantages of the prior art devices of this general type, in which access time losses are reduced or avoided.
With the foregoing and other objects in view there is provided, in accordance with the invention, a method of operating a processor bus with which a central unit requests accesses to various peripheral units. The method includes changing an ordering of the accesses in dependence on an operating state of the peripheral units.
According to the invention, in the method of operating the processor bus, with which a central unit (processor) makes access to various peripheral units, the object is achieved by its being possible for the order of the accesses to be changed as a function of the operating state of the peripheral units. The peripheral units in this case preferably signal their operating state to the central unit via the processor bus. The simplest method sequence results when the operating state message from a peripheral unit follows an access attempt by the central unit to the peripheral unit.
In this case, it is particularly preferred for the central unit to repeat the access attempts in each case at specific time intervals, until the peripheral unit is ready.
The central unit can preferably use the bus for other data traffic in the time periods between the access attempts.
In addition, it may be advantageous if the peripheral units have various feedback messages available, specifically rejection or delay of the access. In the case of the delay, the access attempt can then be repeated, in the case of a rejection the processor can process other tasks in between.
The present invention is based on the fact that the access of the central unit, for example the processor, via a processor bus to various peripheral units, such as memories, coprocessors, data input and output devices, is prioritized or delayed by signaling the state of the peripheral units. In this case, the various peripheral units can either reject or delay accesses.
The central unit, that is to say the processor, can prioritize and/or delay its accesses by this information and can therefore achieve better bus utilization and overall performance, since waiting times for the peripheral units are minimized.
Other features which are considered as characteristic for the invention are set forth in the appended claims.
Although the invention is illustrated and described herein as embodied in a method for operating a processor bus, it is nevertheless not intended to be limited to the details shown, since various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.
The construction and method of operation of the invention, however, together with additional objects and advantages thereof will be best understood from the following description of specific embodiments when read in connection with the accompanying drawings.
The single FIGURE of the drawing is a block diagram of a processor bus and related components according to the invention.
Referring now to the single FIGURE of the drawing, there is shown a processor bus 14, 20, 22 and related components that will be used to explain two exemplary embodiments of the invention.
A central processing unit (CPU) 12 is operated with peripheral units 16, 18, such as memories 16. Some of the peripheral units 16, 18 may cause delays during an access process, since their access time does not permit access to be made to them at the highest bus speed. In such a case, during an access that it cannot satisfy at a bus clock speed, according to the invention the memory 16 sets a signal, so that the access is repeated until the memory 16, has provided the data. In this case, it is therefore not necessary to reduce the operating speed of the CPU 12 to the speed of the memory 16, or to have the CPU 12 wait for the memory 16. Such an adaptation of the CPU 12 to the speed of the memory 16, required in accordance with the prior art, is avoided by the invention. The peripheral devices 16, 18 are connected to the CPU 12 by the bus or signals lines 14, 20 and 22.
Alternatively, the CPU 12 can be operated with a coprocessor 18, for example with a mathematical or a graphic coprocessor 18, which needs some computing time and is therefore not always ready to receive information. If the coprocessor 18 signals that it is not ready to receive (the access is therefore rejected), then the CPU 12 can bring forward other accesses to the processor bus 14, 20, 22 and delay the access.
Number | Date | Country | Kind |
---|---|---|---|
199 46 716 | Sep 1999 | DE | national |
This application is a continuation of copending International Application No. PCT/DE00/03273, filed Sep. 20, 2000, which designated the United States.
Number | Name | Date | Kind |
---|---|---|---|
4764896 | Freimark et al. | Aug 1988 | A |
5682512 | Tetrick | Oct 1997 | A |
5699529 | Powell et al. | Dec 1997 | A |
5751996 | Glew et al. | May 1998 | A |
5796968 | Takamiya | Aug 1998 | A |
5850541 | Sugimoto | Dec 1998 | A |
5884052 | Chambers et al. | Mar 1999 | A |
5943483 | Solomon | Aug 1999 | A |
5948089 | Wingard et al. | Sep 1999 | A |
5974571 | Riesenman et al. | Oct 1999 | A |
6148359 | Elkhoury et al. | Nov 2000 | A |
6192036 | Buhler et al. | Feb 2001 | B1 |
6212590 | Melo et al. | Apr 2001 | B1 |
6260091 | Jayakumar et al. | Jul 2001 | B1 |
6289406 | Chambers et al. | Sep 2001 | B1 |
6311244 | Sheafor et al. | Oct 2001 | B1 |
6385686 | Brown | May 2002 | B1 |
6397277 | Kato et al. | May 2002 | B1 |
6442514 | Le | Aug 2002 | B1 |
6480923 | Moertl et al. | Nov 2002 | B1 |
6510532 | Pelly et al. | Jan 2003 | B1 |
6687240 | Moertl et al. | Feb 2004 | B1 |
Number | Date | Country |
---|---|---|
36 42 324 | Jun 1987 | DE |
0 588 472 | Mar 1994 | EP |
0 665 501 | Aug 1995 | EP |
05 334 239 | Dec 1993 | JP |
5-334239 | Dec 1993 | JP |
06 236 347 | Aug 1994 | JP |
08 272 737 | Oct 1996 | JP |
11-051697 | Feb 1999 | JP |
Number | Date | Country | |
---|---|---|---|
20020156956 A1 | Oct 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/DE00/03273 | Sep 2000 | US |
Child | 10112290 | US |