Claims
- 1. In a method for operation of a bus system having at least one master unit, at least one slave unit, a bus through which the at least one master unit communicates with the at least one slave unit, and a bus control unit for controlling the communication through the bus, the improvement which comprises:
- controlling an assignment of the bus to a master unit with the bus control unit;
- transmitting data between the master unit and an addressed unit under control of the master unit and the addressed unit; and
- transmitting respective data of a bus cycle in encoded form with the master unit or the slave unit through at least one control line of the bus.
- 2. The method according to claim 1, which comprises determining a bit length of the transmitted data through a multiplicity of control lines.
- 3. The method according to claim 1, which comprises determining an access to one of a data area and a control area through a multiplicity of control lines.
- 4. The method according to claim 1, which comprises determining a number of waiting cycles through a multiplicity of control lines.
- 5. The method according to claim 4, which comprises acknowledging a data transmission by the addressed unit through at least one control line.
- 6. The method according to claim 5, which comprises indicating whether data are ready or whether data are being processed with the addressed unit, through a multiplicity of control lines.
- 7. The method according to claim 6, which comprises indicating at least one of whether additional waiting cycles have been inserted and whether any error states have occurred with the addressed unit, through a multiplicity of control lines.
- 8. The method according to claim 5, which comprises indicating at least one of whether additional waiting cycles have been inserted and whether any error states have occurred with the addressed unit, through a multiplicity of control lines.
- 9. The method according to claim 1, which comprises indicating, with the master unit through a control line, whether successive bus cycles are or are not being carried out without interruption with the master unit.
- 10. The method according to claim 1, which comprises producing a signal terminating a data transmission after a predetermined time with the bus control unit, upon exceeding the predetermined time.
Priority Claims (1)
Number |
Date |
Country |
Kind |
43 17 567.8 |
May 1993 |
DEX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a Continuation of International Application Serial No. PCT/EP94/01711, filed May 26, 1994.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 179 936 |
May 1986 |
EPX |
0 444 711 |
Sep 1991 |
EPX |
0 507 954 |
Oct 1992 |
EPX |
Non-Patent Literature Citations (3)
Entry |
IBM Technical Discl. Bulletin vol.28 No. 12 May 1986, pp. 5329-5333, "High-Speed Processor Bus Arbitration". |
Elektronik Report 10A Oct. 1990, pp. 58-62, "Vorstellung des MC68340" (Introduction of the MC68340), in German. |
Faer, Gerog. Bussysteme-Parallele und Serieele Bussysteme, Lokale Netze. pp. 46-48. R. Oldenburg Verlag, 1987. (filed in German). |