Claims
- 1. A method for operating an electrically erasable programmable read only memory (EEPROM) array, the method comprising;
refreshing a threshold voltage of a bit of a memory cell in an EEPROM array, the threshold voltage being different than a previous threshold voltage, by restoring the threshold voltage of said bit at least partially back to the previous threshold voltage.
- 2. The method according to claim 1 wherein said refreshing is performed if the threshold voltage of said bit has crossed over a predetermined level.
- 3. The method according to claim 2 wherein said refreshing is performed after a predetermined number of operations performed on said array.
- 4. The method according to claim 2 wherein said refreshing is performed periodically.
- 5. The method according to claim 2 and further comprising, before said refreshing, performing an operation on at least one bit of a selected memory cell of said array, said operation comprising at least one of programming and erasing.
- 6. The method according to claim 5 wherein said refreshing comprises restoring the threshold voltage generally to the threshold voltage prior to performing said operation on said bit of said selected memory cell.
- 7. The method according to claim 5 wherein said refreshing comprises partially restoring the threshold voltage to a level lower than the threshold voltage prior to performing said operation on said bit of said selected memory cell.
- 8. The method according to claim 5 wherein said refreshing comprises over-restoring the threshold voltage to a level greater than the threshold voltage prior to performing said operation on said bit of said selected memory cell.
- 9. The method according to claim 5 and further comprising, before performing the operation, recording the threshold voltage of said at least one bit of said at least one other memory cell in said EEPROM array.
- 10. The method according to claim 9 and further comprising comparing the threshold voltage of said bit after performing the operation with the threshold voltage before performing the operation.
- 11. The method according to claim 1 wherein said array comprises a multiplicity of said memory cells, each memory cell being connected to a word line and to at least one bit line, and the method further comprises placing at least one column of said memory cells between a pair of isolation zones, said isolation zones defining therebetween a slice of word lines and bit lines.
- 12. The method according to claim 11 wherein said refreshing comprises refreshing the threshold voltage of at least one bit in said slice to a predetermined level.
- 13. The method according to claim 1 wherein said memory cells are NROM memory cells.
- 14. The method according to claim 1 wherein said refreshing comprises refreshing the threshold voltage of a bit that has previously been in a programmed state.
- 15. The method according to claim 1 wherein said refreshing comprises refreshing the threshold voltage of a bit that has previously been in an erased state.
- 16. The method according to claim 5 wherein said operation on said bit of the selected memory cell of said array is performed while applying an inhibit gate voltage to the word line of an unselected memory cell.
- 17. The method according to claim 2 wherein said refreshing is performed in response to a trigger signal.
- 18. The method according to claim 2 wherein said refreshing is performed after turning on said array.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application claims the benefit of U.S. application Ser. No. 09/761,818, filed Jan. 18, 2001, entitled “AN EEPROM ARRAY AND METHOD FOR OPERATION THEREOF”, which is incorporated herein by reference.