Claims
- 1. A method for selecting a process for forming a device, comprising:
(a) generating a plurality of equations using a response surface methodology model, each equation relating a respective device simulator input parameter to a respective combination of processing parameters that can be used to form the device; (b) forming a model of a figure-of-merit circuit that is representative of an integrated circuit into which the device is to be incorporated; and (c) identifying one of the combinations of processing parameters that results in a device satisfying a set of performance specifications for the figure-of-merit circuit, using the plurality of equations and the device simulator.
- 2. The method of claim 1, wherein the device simulator is a processor executing a SPICE program.
- 3. The method of claim 2, wherein step (a) includes identifying variations in a plurality of characteristics of the device based on simulation or experimental measurement of respective combinations of processing parameters in a design of experiment (DOE).
- 4. The method of claim 3, wherein step (a) further includes extracting a respective set of device model parameters for each of the combinations of the processing parameters in the DOE.
- 5. The method of claim 4, wherein step (a) further includes fitting a respective polynomial model to each respective set of device model parameters, to form respective ones of the plurality of equations.
- 6. A method for optimizing a design of a device, comprising the steps of:
(a) identifying variations in a plurality of characteristics of the device based on simulation or experimental measurement of respective combinations of processing parameters in a design of experiment (DOE); (b) extracting a respective set of device model parameters for each of the combinations of the processing parameters in the DOE; (c) fitting a respective polynomial model to each respective set of device model parameters, to form respective equations, each equation outputting a SPICE input parameter; (d) selecting a figure-of-merit circuit representative of an integrated circuit into which the device is to be incorporated; and (e) identifying one of the combinations of processing parameters that satisfies a set of performance specifications for the figure-of-merit circuit, using the polynomial models and SPICE.
- 7. The method of claim 6, further comprising the steps of:
(f) simulating or measuring a further plurality of characteristics of the device based on the identified combination of processing parameters of step (e); (g) performing inverse modeling to identify a final device structure.
- 8. The method of claim 7, further comprising:
(h) developing an initial device structure based on the characteristics of the device identified in step (a); and (i) comparing the final device structure to the initial device structure.
- 9. The method of claim 6, wherein step (e) includes running a respective SPICE simulation for each of the combinations of processing parameters.
- 10. A method for designing a device, comprising:
(a) generating a plurality of equations using a response surface methodology model, each equation relating a respective device simulator input parameter to a respective combination of device characteristics; (b) forming a model of a figure-of-merit circuit that is representative of an integrated circuit into which the device is to be incorporated; and (c) identifying one of the combinations of device characteristics that causes the device to satisfy a set of performance specifications for the figure-of-merit circuit, using the plurality of equations and the device simulator.
- 11. The method of claim 10, wherein the device simulator is a processor executing a SPICE program.
- 12. The method of claim 11, wherein step (a) includes identifying variations in a plurality of characteristics of the device based on simulation or experimental measurement of respective combinations of processing parameters in a design of experiment (DOE).
- 13. The method of claim 12, wherein step (a) further includes extracting a respective set of device model parameters for each of the combinations of the processing parameters in the DOE.
- 14. The method of claim 13, wherein step (a) further includes fitting a respective polynomial model to each respective set of device model parameters, to form respective ones of the plurality of equations.
- 15. A system for selecting a process for forming a device, comprising:
means for generating a plurality of equations using a response surface methodology model, each equation relating a respective device simulator input parameter to a respective combination of processing parameters that can be used to form the device; means for forming a model of a figure-of-merit circuit that is representative of an integrated circuit into which the device is to be incorporated; and means for identifying one of the combinations of processing parameters that results in causing the device to satisfy a set of performance specifications for the figure-of-merit circuit, using the plurality of equations and the device simulator.
- 16. A system for designing a device, comprising:
means for generating a plurality of equations using a response surface methodology model, each equation relating a respective device simulator input parameter to a respective combination of device characteristics; means for forming a model of a figure-of-merit circuit that is representative of an integrated circuit into which the device is to be incorporated; and means for identifying one of the combinations of device characteristics that satisfies a set of performance specifications for the figure-of-merit circuit, using the plurality of equations and the device simulator.
Parent Case Info
[0001] This application claims the benefit of U.S. Provisional Application No. 60/240,882, filed Oct. 17, 2000.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/US01/32424 |
10/16/2001 |
WO |
|