Claims
- 1. A method for producing a lateral bipolar transistor having a semiconductor substrate of p conductivity type, an epitaxial layer arranged thereon of n conductivity type, lateral base and emitter zones in said epitaxial layer; a buried layer of n conductivity type beneath said base and emitter zones in said epitaxial layer and a high potential barrier beneath the emitter zone to prevent vertical injection current, comprising the steps of:
- (a) ion implanting donor ions down into the emitter zone;
- (b) temperature treating the implanted ions to cause diffusion more vertically than laterally, a front of the diffusion extending beyond the emitter zone in the vertical direction but not as far as the buried layer to create said high potential barrier and not beyond the emitter zone in any lateral direction.
- 2. The method of claim 1, characterized in that the ion implanting is effected through an oxide window through which a diffusion of the emitter zone also occurs.
- 3. The method of claim 1 including the steps of implanting phosphorus by said step of ion implanting through an oxide window into the emitter zone in a dose of 10.sup.12 /cm.sup.-2 and with an acceleration voltage of 400 kV, that the temperature treating step comprises a temperature treatment at approximately 1150.degree. C. for a duration of approximately 30 minutes and that in another process step, the emitter zone and the collector zone are produced by a boron diffusion, the remaining surface of the semiconductor arrangement being protected by a mask, that a temperature treatment is then carried out at approximately 1100.degree. C. for approximately 45 minutes, that subsequently the base terminal zone is produced with a phosphorus diffusion, the remainder of the surface of the arrangement being protected by a masking layer, and that subsequently a temperature treatment is carried out at approximately 1000.degree. C. for approximately 60 minutes.
- 4. A method for producing a lateral bipolar transistor having a semiconductor substrate of n conductivity type, an epitaxial layer arranged thereon of p conductivity type, lateral base and emitter zones in said epitaxial layer, a buried layer of p conductivity type beneath said base and emitter zones in said epitaxial layer and a high potential barrier beneath the emitter zone to prevent vertical injection current, comprising the steps of:
- (a) ion implanting acceptor ions down into the emitter zone;
- (b) temperature treating the implanted ions to cause diffusion more vertically than laterally, a front of the diffusion extending beyond the emitter zone in the vertical direction but not as far as the buried layer to create said high potential barrier and not beyond the emitter zone in any lateral direction.
- 5. The method of claim 4, characterized in that the ion implanting is effected through an oxide window through which a diffusion of the emitter zone also occurs.
- 6. A method of producing a lateral bipolar transistor in which there is substantially no vertical injection of charge carriers from an emitter of the transistor by employing a buried layer in combination with a high potential barrier below the emitter in a direction of the vertical charge injection, comprising the steps of:
- (a) providing a semiconductor substrate of first conductivity type;
- (b) providing an epitaxial layer of second conductivity type on the substrate;
- (c) providing a buried layer of second conductivity type in at least a portion of the epitaxial layer;
- (d) ion implanting ions of second conductivity type charge down into the epitaxial layer and diffusing lateral collector and emitter zones of first conductivity type into the epitaxial layer above the buried layer, the emitter zone being positioned to entirely surround the implanted ions;
- (e) diffusing the implanted ions by temperature treatment to cause a front of the diffusion to extend beyond the emitter zone but not as far as the buried layer in the vertical direction and not beyond the emitter zone in the lateral direction so as to create said high potential barrier below substantially the entire emitter zone yet without creating a potential barrier to any lateral side of the emitter zone such that there is substantially no vertical injection of charge carriers when the transistor is operating.
- 7. The method of claim 6 wherein the implanted ions are subject to a first temperature treatment diffusion prior to diffusion of the collector and emitter and to a second temperature diffusion during the collector and emitter diffusion.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2541907 |
Sep 1975 |
DEX |
|
Parent Case Info
This is a division of application Ser. No. 724,621, filed Sept. 20, 1976, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3933528 |
Sloan, Jr. |
Jan 1976 |
|
3967307 |
Muller et al. |
Jun 1976 |
|
4045251 |
Graul et al. |
Aug 1977 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
906667 |
Aug 1972 |
CAX |
46-36821 |
Oct 1971 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Zeidenbergs, "Lateral PNP Transistor - -" IBM-TDB, 14, (1972), 3248. |
Cowan et al., "Compatible---PND---Device," IBM-TDB, 13, (1970), 939. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
724621 |
Sep 1976 |
|