This invention is related to a method for production of semiconductor memory devices that include bitline contacts to source/drain regions that are located between the wordlines.
In PCT application WO 2004/053982, which is incorporated herein by reference, a memory cell array is described that includes word lines and bit lines that are arranged above a main surface of a semiconductor substrate. The direction of the channels of the transistor structures forming the memory cells is transverse to the direction of the word lines. The appertaining source/drain regions are electrically connected by local interconnects that are arranged in the gaps between neighboring word lines. The bit lines are connected to the local interconnects according to a pattern that is required by the memory array architecture.
Memory devices with charge-trapping layers, especially SONOS memory cells comprising oxide-nitride-oxide layer sequences as storage medium, are usually programmed by channel hot electron injection. U.S. Pat. Nos. 5,768,192 and 6,011,725, which are both incorporated herein by reference, disclose charge-trapping memory cells of a special type of so-called NROM cells, which can be used to store bits of information both at the source and at the drain below the respective gate edges. The programmed cell is read in reverse mode to achieve a sufficient two-bit separation. Erasure is performed by hot hole injection.
The source/drain regions of the memory transistors are in each case present in a manner laterally adjoining the word lines. Neighboring source/drain regions are electrically conductively connected to one another in the regions that are highlighted by the hatchings in
In accordance with a consecutive numbering of the memory transistors along a respective word line, the interconnects 6 electrically conductively connect, on one side of the word line, in each case a source/drain region of an even-numbered memory transistor to a source/drain region of the subsequent odd-numbered memory transistor in the numbering and, on the opposite side of this word line, in each case a source/drain region of an odd-numbered memory transistor to a source/drain region of the subsequent even-numbered memory transistor in the numbering.
It can be seen in
The local interconnects between the upper bitlines and the source/drain regions in the silicon substrate can be formed of metal. It is preferred to perform a salicidation process by which a metal silicide is produced in self-aligned fashion on the source/drain regions between the word line stacks. The metal silicide reduces the contact resistance between the local interconnects and the silicon of the substrate. As the pn-junctions of the source/drain regions are located in the immediate vicinity of the silicide contacts, a short-circuit of the junctions by silicide grains may occur. Therefore, the use of a salicidation process to improve the contact resistance becomes increasingly difficult for shallow junctions.
This problem can be avoided if first a silicon layer is applied on the upper surfaces of the source/drain regions. The silicon layer can be produced by a process in which crystalline silicon is grown epitaxially on the surface of the silicon substrate. In this way, the distance between the contact surface of the silicided metal and the junction can be increased so that there will no longer be any risk of silicide grains short-circuiting the junction. However, the epitaxial silicon growth necessitates pre-cleaning steps, which may attack the oxide of the shallow trench isolations. This will change the step height between the surfaces of the shallow trench isolations and the active areas, which is critical for the performance of the memory cells. If a dielectric material like BPSG (boron phosphorus silicate glass) is filled into the gaps between the word line stacks and via holes are formed in the dielectric material above the source/drain regions that are to be connected, difficulties arise from the extremely small lateral dimensions and the corresponding aspect ratio if the via holes are to be filled by an epitaxial silicon growth. The BPSG is prone to voids that may cause short-circuits of the contacts. Alternatively, epitaxial silicon may be filled before BPSG isolation with a subsequent inverse contact etch using photo resist posts over the contacts instead of via holes. However, the formation of posts of photo resist within the small interstices between the word line stacks is not possible in the desired dimensions.
In one aspect, the present invention relates to a method for producing contacts to upper bitlines on source/drain regions that avoid the risk of short-circuiting the source/drain junctions.
In a further aspect, the invention relates to a method by which local interconnects can be formed that bridge the conducting material of each active source/drain over the dielectric material of the shallow trench isolations.
In still a further aspect, the invention relates to a method for producing the local interconnects in way that avoids short-circuits through the intermediate dielectric material that separates neighboring local interconnects.
The present invention also provides methods for producing semiconductor memory devices. According to one embodiment, a main surface of a silicon substrate is provided with shallow trench isolations running parallel at a distance from one another. A gate dielectric that includes a memory layer is formed on the main surface. At least one electrically conductive word line layer is formed on the gate dielectric. At least one electrically insulating material is formed above the word line layer(s). The electrically insulating material and the word line layer(s) are structured to form word line stacks running parallel at a distance from one another transversely to the shallow trench isolations and having sidewalls and gaps between them. Dopant atoms are implanted in a self-aligned manner with the word line stacks to form source/drain regions. A lateral word line insulation is formed on sidewalls of the word line stacks. A dielectric material is formed into the gaps between the word line stacks. A mask is formed with strip-like parts running above the shallow trench isolations and with openings or windows between the strips. The mask is used to remove the dielectric material in regions between the word line stacks and between the shallow trench isolations down to the surface of the substrate in areas of the source/drain regions, leaving residual parts of the dielectric material to form dielectric gratings between the word line stacks. Spacers of dielectric material are formed on sidewalls of the word line stacks and the dielectric gratings, leaving areas of the main surface above the source/drain regions free. A silicon layer is epitaxially grown on the main surface between the spacers. Contacts can then be provided for bitlines on the silicon layer.
Further process steps may comprise forming a silicide layer on the silicon layer; applying a metal layer on the silicide layer; structuring the metal layer to form local interconnects; applying bit lines running transversely to the word line stacks and being connected to the local interconnects.
The local interconnects formed in the metal layer can be arranged similarly to the prior art described above, as follows. The local interconnects are arranged between the word lines in such a fashion that in a first quadruple of memory cells comprising a first memory cell, a second memory cell that is adjacent to the first memory cell in a direction of the word lines, and a third memory cell and a fourth memory cell that are adjacent to the first and second memory cells, respectively, in a direction of the bit lines, and further comprising a first source/drain region of the first memory cell, a first source/drain region of the second memory cell, a first source/drain region of the third memory cell, and a first source/drain region of the fourth memory cell, the first source/drain regions are electrically connected by a first one of the local interconnects and, the memory cells of the first quadruple forming first memory cells of a second, third, fourth, and fifth quadruple of memory cells arranged like the first quadruple, a second source/drain region of each of the memory cells of the first quadruple is electrically connected to first source/drain regions of a second, third, and fourth memory cell of the respective second, third, fourth or fifth quadruple of memory cells by a second, third, fourth, and fifth one, respectively, of the local interconnects.
Advantages of this invention include the elimination of the difficult resist post mask for LOCHIS contact processing and the BPSG void shorts elimination with contact hole spacer that forms a well defined area of silicon in the contact hole for selective epi-silicon growth. The pre-clean for this step complicated the integration of this process to prior art NROM technologies, since the step height of the STI is critical for NROM performance. Furthermore, the raised silicon surface allows simplified integration of a salicide process to significantly reduce the contact resistance without shorting the shallow junction with salicide grain growth into the substrate. This disclosure enables the integration of the 70 nm process for NROM by removing these roadblocks.
These and other features and advantages of the invention will become apparent from the following brief description of the drawings, detailed description and appended claims and drawings.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The following list of reference symbols can be used in conjunction with the figures: 1 shallow trench isolation 11 second word line layer 2 word line 12 top word line insulation 3 lateral word line insulation 13 dielectric material 4 bit line 14 mask 5 bit line contact 15 window 6 local interconnect 16 spacer 7 substrate 17 dielectric grating 8 source/drain region 18 silicon layer 9 gate dielectric 19 silicide layer 10 first word line layer 20 metal layer 11 second word line layer 12 top word line insulation 13 dielectric material 14 mask 15 window 16 spacer 17 dielectric grating 18 silicon layer 19 silicide layer 20 metal layer
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
As shown in the cross section of
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims.