Method for reducing overdrive need in MOS switching and logic circuit

Information

  • Patent Grant
  • 9882563
  • Patent Number
    9,882,563
  • Date Filed
    Friday, March 29, 2013
    11 years ago
  • Date Issued
    Tuesday, January 30, 2018
    6 years ago
Abstract
The present disclosure relates to methods and circuits to lowering the signal range of switching or logic circuits below supply range. The circuits may have one or more stages. The supply levels can be set individually for each stage. This may realize amplifiers/attenuators, both digitally and analogically controlled, based on progression and/or modulation in the supply range from stage to stage. A chain of stages can provide the desired power gain by setting the supply progression according to the nature of the incoming signals. The signal levels are lowered by generic device networks comprising voltage sources providing voltages independent of currents flowing through. Decoupling the signal amplitude from DC biasing allows for the signal swing to be lower than threshold voltages of the active devices.
Description
TECHNICAL FIELD

The present document relates to electronic switching and logic circuits. In particular, the present document relates to lowering the signal range below system supply range.


BACKGROUND

Switching and logic circuits provide waveforms which are the result of operations upon one or more input signals.


The current practice for this type of circuits is to operate them at full, range of available supply. The power consumption of such a circuit can be expressed by:

Pdyn=CL×V2×f×α

from which it is apparent that the power consumption of such circuits depends quadratically on the supply value (V), and linearly on capacitive load (CL), frequency of operation (f), and activity factor (α). The activity factor defines the ratio of the actual average number of transitions per second, divided by the maximum number of the same.


The disadvantage of this practice is the use of full supply range leading to unnecessarily high power consumption.


SUMMARY

A principal object of the present disclosure is to achieve signal amplitude swing of switching and logic circuits independent of supply range.


A further principal object of the disclosure is to achieve a power optimum amplitude swing depending upon frequency, activity factor, technology characteristics (load of the structures, drive strength of active devices) as constraints.


A further object of the disclosure is to realize a whole family of logic circuits based on supply reduction and AC coupling concepts.


A further object of the disclosure is to increase speed and drive strength of switching and logic circuits.


A further object of the disclosure is to realize amplifiers/attenuators, both digitally and analogically controlled, based on progression/modulation in the signal swing from stage to stage.


In accordance with the objects of this disclosure a method to lower signal range of a switching and logic circuits below supply range in order to optimize amplitude swing in regard of power consumption has been achieved. The method disclosed comprises the steps of: (1) providing a switching or logic circuit with positive and negative supply rails comprising one or more stages, (2) lowering the signal range below the supply range by adding for each circuit stage one or two generic device networks, wherein each generic device network establishes a voltage drop between the circuit and an associated supply rail, wherein the signal swings between a positive reference voltage, provided by the voltage drop in regard of the positive supply rail, and a negative reference voltage, provided by the voltage drop in regard of the negative supply rail, and wherein each of the voltage drops is constant and is independent of current flowing through the generic device network, (3) decoupling the signal range from biasing voltages by providing a DC biasing network comprising biasing voltage sources providing biasing voltages as required and corresponding resistors providing impedances required, and (4) providing AC signal coupling of active devices of the circuit by a capacitive network.


In accordance with the objects of this disclosure a switching or logic circuit comprising one or more stages configured to a signal range below supply range in order to optimize amplitude swing in regard of power consumption has been achieved. The circuit disclosed comprises: one or two generic device networks implemented for each stage of the circuit adapted each to providing a positive and/or a negative reference voltage for each stage of the circuit while the reference voltages allow a signal range of each stage of the circuit below the supply range of the circuit, wherein the reference voltages are constant and independent of currents flowing through the one or two generic device networks of each stage, a DC biasing network biasing active devices of the circuit comprising biasing voltage sources providing biasing voltages as required and resistors providing impedances for biasing as required, and an AC coupling network of capacitive means to couple AC signals of a stage to a neighboring stage; wherein the DC biasing network and the AC coupling network are enabled to allow a signal range which may be lower than threshold voltages of the active devices of the circuit.





BRIEF DESCRIPTION OF THE FIGURES

The invention is explained below in an exemplary manner with reference to the accompanying drawings, wherein



FIG. 1 prior art depicts as example a logic inverter chain wherein an output signal of one stage is DC coupled to the input of a subsequent stage, and the signal range coincides to the available supply.



FIG. 2 depicts a logic inverter chain as example of the proposed innovation



FIG. 3 illustrates generic pull up and pull down networks.



FIG. 4 shows an extension to support non constant voltage swings between subsequent stages.



FIG. 5 shows a flowchart of a method to lower a signal range of switching and logic and logic circuits below supply range in order to optimize amplitude swing in regard of power consumption.



FIG. 6 shows for example a circuit diagram of a NAND logic component showing a pull-down network PD and a pull-up network PU.





DETAILED DESCRIPTION

Methods and circuits to achieve power optimum amplitude swing depending upon frequency, activity factor, technology characteristics (load of the structures, drive strength of active devices) as constraints by setting signal amplitude swing independent of supply range are disclosed.


It should be noted that the disclosure is not only applicable to MOS technology but also to all other technologies wherein one port is used to control current flow through other ports, such as e.g. bipolar, JFET, and other technologies.



FIG. 1 prior art depicts, as example, a logic inverter chain, wherein an output signal of one stage is DC coupled to the input of a subsequent stage, and the signal range coincides to the available supply. This approach has the disadvantages outlined above.



FIG. 2 depicts a logic inverter chain as example of the proposed innovation, comprising:

    • a device voltage source V1 lifting the lower inverter rail to a voltage above the reference of the embedding circuit;
    • a device voltage source V2 lowering the upper inverter rail to a voltage below the supply of the embedding circuit;
    • a network (voltage source Vn, R2) providing a DC voltage to the gates of the n-type devices 20, 23, and 25;
    • a network (voltage source Vp, R1) providing a DC voltage to the gate of the p-type devices 21, 22, and 24;
    • a network C2 providing a means to couple the AC signal to the input port of the n-type devices 20, 23, and 25; and
    • a network C1 providing a means to couple the AC signal to the input port of the p-type device 21, 22, and 24.


Following the method of this example of FIG. 2, it is possible for the logic devices 21-25 to swing between the levels defined by voltages V1 and V2, while the load drive capability can be set independently by acting on Vp and Vn. The number of chain connected devices is arbitrary. The signal swing between V1 and V2 is obviously lower than a signal swing of prior art between Vsup and ground.


Also important are the means of biasing the active devices 20-25 through voltage sources Vp, and Vn, plus the resistors R1 and R2. The resistors R1 and R2 are also important as they provide high impedance to the signal but otherwise allow DC. Exceptionally voltage sources or the resistors could be omitted for some instances, but they are normally required to achieve proper operation.


A coupling network, comprising in FIG. 2 capacitors C1 and C2, is coupling the signals to the devices.20-25.


An important feature of the disclosure is that the voltages V1 and V2, generated by the generic device networks (voltage sources), are independent of the currents flowing through them.


The elements pointed out in the example of FIG. 2: V1, V2, Vn, Vp, R1, R2, C1, and C2 are all essential for the most general operation of the disclosure. Their function can be implemented, however, with a variety of devices. For instance, voltage sources V1 or V2 can be an LDO, a DC/DC converter's output, a diode and so forth. The functions as described in the example of FIG. 2 have to be provided.


In special cases, some of the parameters can be set to zero value.


For the sake of generalization, the example shown in FIG. 2 can be extended in the following ways:


A—Generic Pull-up and Pull-down Networks, and Connections Thereof.



FIG. 3 illustrates implementing generic device pull up and pull down networks. With reference to FIG. 3, a “generic device pull-up network” can be devised, able to establish a low ohmic connection between the output of the circuit and the positive reference, based on a fixed pattern of the input signals, generally called a Pull-up network, PU1 and PU2.


Dually, a network providing a low ohmic path between the output of the circuit and the negative reference is termed a generic device Pull-down network, PD1 and PD2. A PU or PD can be established in many ways, e.g. by simple series/parallel device arrangements.


A generic device Pull-Up network (PU) network is a combination of devices able to tie the output of a stage to the upper reference voltage and accordingly a generic device Pull-Down network (PD) network is just a combination of devices able to tie the output of the stage to the lower reference voltage. Pull-Up really means “pull output to supply” and Pull-Down really means “pull output to ground”. However, in the circuits of the present disclosure “supply” and “ground” are not those of the system, but especially created ones using the voltage sources of the generic devices network generating the upper reference voltage and the lower reference voltage.


It should be noted that the voltage drops from supply rails to upper and lower circuit reference is established by the voltage sources V1 and V2, which we call “generic device networks”. A PU or PD can be established in many ways.


The nature of the generic device networks or generic device Pull-down/Pull-up network, doesn't have to be MOS nor complementary, other technologies such as e.g. bipolar, JFET, and other technologies are also possible.


One key objective of the generalization in regard of generic device Pull-up and Pull-down networks, and connections thereof is to realize a whole family of logic circuits based on supply reduction and AC coupling concepts. This family may include combinational and sequential, i.e. including memory elements. In digital circuit theory, combinational logic (sometimes also referred to as combinatorial logic or time-independent logic) is a type of digital logic which is implemented by boolean circuits, where the output is a pure function of the present input only. This is in contrast to sequential logic, in which the output depends not only on the present input but also on the history of the input. In other words, sequential logic has memory while combinational logic does not.


This family of logic circuits may comprise all standard logic components such as e.g. AND, OR, INV, NAND, NOR, XOR, XNOR, plus memory elements such as Flip-Flops, etc., using technologies for example such as CMOS, TTL, ECL, etc. This includes also as non-limiting example pass transistor logic (PTL) as well, as for example latches and memory elements. In electronics, pass transistor logic describes several logic families used in the design of integrated circuits. It reduces the count of transistors used to make different logic gates, by eliminating redundant transistors. Transistors are used as switches to pass logic levels between nodes of a circuit, instead of as switches connected directly to supply voltages.



FIG. 6 shows for example a circuit diagram of a NAND logic component showing a pull-down network PD and a pull-up network PU. The current sources to generate voltages V1 and V2, which could be implemented in many different ways, are indicated by dashed lines showing connections to supply VDD and ground (the AC connections are omitted). The output signal for the NAND logic component swings between V1 and V2. This NAND logic component including PU and PD may be a member of the family of logic components.


Returning to AC coupling concepts it is well known that transistors have threshold voltages. They can be turned ON or OFF according to the value of a voltage, between a controlling terminal and a reference terminal. If the value of this voltage is greater/lower than the threshold voltage Vth, then the transistor allows/blocks flow of charge from its other terminal to the reference terminal. It is therefore important to allow for controlling signals to rise above and below the tech constant threshold voltage Vth. In most circuits at hand, for direct input-output coupling as in the Prior Art, this value of the voltage rises to the supply voltage. That is, it is not possible to lower supply range below (Vth+Vov), where Vov is needed to allow a target charge flow (drive strength).


However, decoupling the signal amplitude from the DC biasing as described in the disclosure, allows for the signal swing, i.e. the reference-to-reference voltage, to be lower than Vth, because the maximum signal present at the controlling port of the device is now Vbias+Vswing and it is this new quantity that needs to reach Vth+Vov. This is of course much easier to achieve because voltage Vbias can be set as desired. Vbias corresponds to one of the voltages Vn, or Vp in FIG. 2.


B—Non Constant Supply Levels Between Stages



FIG. 4 shows an extension to support non constant voltage swing between subsequent stages. With reference to FIG. 4, a varying (decreasing or increasing) biasing voltage scheme can be achieved for (V11, V12, V21 V22, Vn1, Vn2, Vp1, and Vp2) between interconnected stages as to provide amplification or reduction of the power level associated with a certain signal. Number of interconnected stages is arbitrary. The circuit may be obviously extended including V1x, V2x, Vnx, and Vpx.


One key objective of the generalization in regard of non-constant supply levels between stages is to realize amplifiers/attenuators, both digitally and analogically controlled based on the method disclosed of a progression/modulation in the supply range from stage to stage. With reference to FIG. 4, a chain of stages can provide the desired power gain by setting the supply progression according to the nature of the incoming signal.


Furthermore it should be noted that the present disclosure enhances circuit speed, because this is direct function of signal swing range, load to be driven, and current capability (drive strength) by providing a DC biasing network comprising biasing voltage sources providing biasing voltages as required and corresponding resistors providing impedances required



FIG. 5 shows a flowchart of a method to lower signal range of switching and logic and logic circuits below supply range in order to optimize amplitude swing in regard of power consumption.


A first step 50 depicts a provision of a switching or logic circuit with positive and negative supply rails comprising one or more stages. The next step 51 shows lowering the signal range below the supply range by adding for each circuit stage one or two generic device networks, wherein each generic device network establishes a voltage drop between the circuit and an associated supply rail, wherein the signal swings between a positive reference voltage, provided by the voltage drop in regard of the positive supply rail, and a negative reference voltage, provided by the voltage drop in regard of the negative supply rail, and wherein each of the voltage drops is constant and is independent of a current flowing through the generic device networks. Step 52 is following describing decoupling the signal range from biasing voltages by providing a DC biasing network comprising biasing voltage sources providing biasing voltages as required and corresponding resistors providing impedances required, and the last step 53 discloses providing AC signal coupling of active devices of the circuit by a capacitive network.


While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.

Claims
  • 1. A method to lower signal range of a switching and/or logic circuit below supply range in order to optimize amplitude swing in regard of power consumption, the method comprising the steps of: (1) providing a switching or logic circuit with positive and negative supply rails comprising one or more stages, wherein each stage comprises one or more transistors, a circuitry configured to driving the transistors, an input port, and an output port and wherein neighboring stages have input and output ports interconnected;(2) lowering the signal range below the supply range by adding for each circuit stage one or two generic device networks, wherein each generic device network comprises a voltage source configured to establish a voltage drop between the circuit and an associated supply rail, wherein the signal swings between a positive reference voltage, provided by the voltage drop in regard of the positive supply rail, and a negative reference voltage, provided by the voltage drop in regard of the negative supply rail, and wherein each of the voltage drops is constant and is independent of current flowing through the generic device networks;(3) decoupling the signal range from biasing voltages by providing a DC biasing network comprising biasing voltage sources providing biasing voltages applied to gates of the transistors as required and corresponding resistors providing impedances required, wherein negative terminals of all said biasing voltage sources are directly connected to ground and wherein said biasing voltage sources are set separately of the one or two generic device networks; and(4) providing AC signal coupling of active devices of the circuit by a capacitive network;wherein the switching or logic circuit is configured to enable different voltage swings of each subsequent stages while using a same supply voltage by implementing a varying generic device network scheme for each stage and wherein the AC coupling network and the DC biasing network allow signal swings lower than threshold voltages of active devices of the circuit.
  • 2. The method of claim 1, wherein each stage of the circuit comprises a generic device Pull-Down network (PD) and a generic device Pull-Up network (PU), wherein a Pull-Up network (PU) network is a combination of devices able to tie the output of a stage to the upper reference voltage and a Pull-Down network (PD) network is a combination of devices able to tie the output of a stage to the lower reference voltage.
  • 3. The method of claim 1, wherein the method is used to build a family of combinational and sequential logic circuits.
  • 4. The method of claim 3, wherein the family of logic circuits includes pass transistor logic circuits.
  • 5. The method of claim 4, wherein the pass transistor logic circuits include latches and memory elements.
  • 6. The method of claim 3, wherein the family of logic circuits comprises AND, OR, INV, NAND, NOR, XOR, and XNOR logic circuits.
  • 7. The method of claim 1, wherein specific signal ranges for each circuit stage can be achieved by decreasing or increasing the voltage drop of the one or two generic device networks associated to the stage where the signal range should be adapted.
  • 8. The method of claim 1, wherein amplifiers/attenuators, both digitally and analogically controlled, are realized based on progression/modulation in the supply range from stage to stage.
  • 9. The method of claim 1, wherein the circuit is a MOS circuit.
  • 10. The method of claim 1, wherein the circuit is built using any of semiconductor technologies wherein one port is used to control current flow through other ports.
  • 11. The method of claim 1, further comprising defining drive strength of the signals of the circuit by setting accordingly the biasing voltages.
  • 12. A switching or logic circuit comprising one or more stages configured to providing a signal range below supply range in order to optimize amplitude swing in regard of power consumption, wherein each stage comprises one or more transistors configured to perform the switching or logic functions of the circuit, a circuitry configured to driving the transistors transistors configured to perform the switching or logic functions of the circuit, an input port, and an output port and wherein neighboring stages have input and output ports interconnected, comprising: positive and negative supply rails;one or two generic device networks implemented for each stage of the circuit adapted each to providing a positive and/or a negative reference voltage for each stage of the circuit while the reference voltages allow a signal range of each stage of the circuit below the supply range of the circuit, thus configured to enable different voltage swings of each stage while using a same supply voltage by implementing a varying generic device network scheme for each stage, wherein the supply range is provided by said positive and negative supply rails and wherein the reference voltages are constant and independent of currents flowing through the one or two generic device networks of each stage, wherein each generic network comprises a voltage source configured to establish a voltage drop between the circuit and an associated supply rail;a DC biasing network biasing active devices of the circuit comprising biasing voltage sources providing biasing voltages applied to the gates of the transistors configured to perform the switching or logic functions as required and resistors providing impedances for biasing as required, wherein negative terminals of all said biasing voltage sources are directly connected to ground and wherein said biasing voltage sources are set separately of the one or two generic device networks; andan AC coupling network of capacitive means to couple AC signals of a stage to a neighboring stage;wherein the AC coupling network and the DC biasing network allow signal swings lower than threshold voltages of active devices of the circuit.
  • 13. The circuit of claim 12 wherein each stage of the circuit comprises a generic device pull-down network (PD) and a generic device pull-up network (PU), wherein a Pull-Up network (PU) network is a combination of devices able to tie the output of a stage to the upper reference voltage and a Pull-Down network (PD) network is a combination of devices able to tie the output of a stage to the lower reference voltage.
  • 14. The circuit of claim 12 wherein the circuit is adapted to decoupling the signal range from the DC biasing voltages by the DC biasing network and the AC coupling network allowing a signal swing lower than a threshold voltage of active devices of the circuit.
  • 15. The circuit of claim 12 wherein the circuit is a part of a family of combinational and sequential logic circuits.
  • 16. The circuit of claim 15 wherein the family of logic circuits includes pass transistor logic circuits.
  • 17. The circuit of claim 16 wherein the pass transistor logic circuits include latches and memory elements.
  • 18. The circuit of claim 15 wherein the family of logic circuits comprises AND, OR, INV, NAND, NOR, XOR, and XNOR logic circuits.
  • 19. The circuit of claim 12 wherein specific signal ranges for each circuit stage can be achieved by decreasing or increasing the voltage drop of the one or two generic device networks associated to the stage where the signal range should be adapted.
  • 20. The circuit of claim 12 wherein drive strength of the signals of the circuit are defined by setting accordingly the biasing voltages.
  • 21. The circuit of claim 12 wherein the circuit is a MOS circuit.
  • 22. The circuit of claim 12 wherein the circuit is built using any of semiconductor technologies wherein one port is used to control current flow through other ports.
Priority Claims (1)
Number Date Country Kind
13001322 Mar 2013 EP regional
US Referenced Citations (79)
Number Name Date Kind
3676801 Musa Jul 1972 A
3828203 Belson et al. Aug 1974 A
3889211 Morozumi Jun 1975 A
4110565 Gaetano Aug 1978 A
4209713 Satou Jun 1980 A
4321562 Igarashi Mar 1982 A
4346350 Morokawa et al. Aug 1982 A
4352073 Leuthold Sep 1982 A
4622512 Brokaw Nov 1986 A
4783603 Goforth et al. Nov 1988 A
4791321 Tanaka et al. Dec 1988 A
4794283 Allen et al. Dec 1988 A
4833342 Kiryu May 1989 A
4833350 Frisch May 1989 A
4847518 Leidich Jul 1989 A
4996499 Zarabadi et al. Feb 1991 A
5012141 Tomisawa Apr 1991 A
5117131 Ochi May 1992 A
5179298 Hirano Jan 1993 A
5208558 Shigehara et al. May 1993 A
5289425 Horiguchi et al. Feb 1994 A
5329184 Redfern Jul 1994 A
5331296 Davis Jul 1994 A
5534810 White Jul 1996 A
5541885 Takashima Jul 1996 A
5705946 Yin Jan 1998 A
5796296 Krzentz Aug 1998 A
5818212 Min Oct 1998 A
5894244 Ukita Apr 1999 A
6057729 Nomura May 2000 A
6147513 Bui Nov 2000 A
6307402 Hedberg Oct 2001 B1
6400192 Boezen et al. Jun 2002 B2
6411169 Yabe et al. Jun 2002 B1
6452422 Suzuki Sep 2002 B1
6489815 Ohno Dec 2002 B2
6531886 Eichfeld et al. Mar 2003 B1
6570450 Nilson et al. May 2003 B2
6686899 Miyazawa Feb 2004 B2
6714046 Fujikawa Mar 2004 B2
6794905 Sato et al. Sep 2004 B2
6798306 Kurosawa Sep 2004 B2
6861739 Bhavnagarwala et al. Mar 2005 B1
6933795 Nimura Aug 2005 B2
6937071 Moraveji Aug 2005 B1
7019576 Sancheti Mar 2006 B1
7034605 Otsuka et al. Apr 2006 B2
7061279 Leete Jun 2006 B1
7123237 Sato Oct 2006 B2
7167036 Fournel Jan 2007 B2
7224186 Tsukada May 2007 B2
7411318 Kimura Aug 2008 B2
7519130 Hsu Apr 2009 B2
7525345 Jang Apr 2009 B2
7564259 Agarwal et al. Jul 2009 B2
7698610 Gomez Arguello Apr 2010 B2
7932745 Hecht et al. Apr 2011 B2
8035443 Narathong et al. Oct 2011 B2
8143963 Lin Mar 2012 B2
8149023 Rajagopalan Apr 2012 B2
8183713 Rao et al. May 2012 B2
8278904 Jensen et al. Oct 2012 B2
8294473 Butler et al. Oct 2012 B2
8315588 Randazzo Nov 2012 B2
8319530 Zhao et al. Nov 2012 B2
8324966 Goldfarb Dec 2012 B2
8415991 Rangarajan Apr 2013 B2
8513997 Hesen et al. Aug 2013 B2
8674755 Soe Mar 2014 B2
8787850 Bockelman Jul 2014 B2
8957708 Miyazaki Feb 2015 B2
9246436 Lemkin Jan 2016 B2
9679623 Todi Jun 2017 B2
20020125965 Hasegawa et al. Sep 2002 A1
20020140458 Sato et al. Oct 2002 A1
20040246760 Hirabayashi Dec 2004 A1
20080252363 Osame et al. Oct 2008 A1
20090027131 Suzuki Jan 2009 A1
20100321089 Choy Dec 2010 A1
Non-Patent Literature Citations (2)
Entry
Co-pending U.S. Appl. No. 13/853,238, filed Mar. 29, 2013, “Method for Charge/Sharing/Reuse of Electronic Circuits,” by Michele Ancis et al., 25 pgs.
European Search Report 13001322.0-1810 dated Jun. 28, 2013.
Related Publications (1)
Number Date Country
20140266326 A1 Sep 2014 US