1. Field of the Invention
The present invention relates to quasi resonant pulse width modulation. More specifically, the present invention discloses a method for reducing and minimizing switching power loss in a pulse width modulation controller.
2. Description of the Prior Art
Power converters have transformers with primary and secondary windings in order to provide isolation. A switch such as a transistor is electrically coupled to the primary winding of the transformer. The switch controls the voltage transferring from the primary to the secondary winding. However, power loss occurs when the switch operates.
Refer to
The circuit 100 includes a transformer 110 having a primary winding PW and a secondary winding SW and a transistor 120 connected to the primary winding PW. An input voltage VIN is applied to the primary winding PW. A voltage VG is periodically applied (TON) to the gate of the transistor 120 to control the transfer of power from the primary winding PW to the secondary winding SW. When the transistor 120 turns on energy is stored in the transformer 110. As the transistor 120 turns off the stored energy in the transformer 110 is discharged.
A reflected voltage VR is generated when the transistor 120 turns off. As a result the voltage VDS across the transistor 120 equals the input voltage VIN plus the reflected voltage VR. While the transistor 120 is turned off a parasitic capacitor inherent in the transistor 120 stores the energy from the voltage VD.
After a discharge period TDS the energy of the transformer 110 is fully discharge and the energy stored in the parasitic capacitor flows back to the input voltage VIN through the primary winding PW of the transformer 110.
The primary winding PW and the parasitic capacitor create a resonant tank with a resonant frequency fR. While resonating, energy flows back and forth between the primary winding PW and the parasitic capacitor.
An ideal time to turn on the transistor 120 is when the lowest voltage level occurs after a delay time Tlow in order to reduce power loss to a minimum.
Therefore there is need for a more effective method of controlling the switching device in order to reduce switching power loss.
To achieve these and other advantages and in order to overcome the disadvantages of the conventional method in accordance with the purpose of the invention as embodied and broadly described herein, the present invention provides a method of controlling a switching device in a power converter circuit which reduces switching power loss.
The method of the present invention comprises determining the slope of the VDS voltage. When the slope is zero or is approximately zero the switch is turned on. The slope of the VDS voltage approaches zero at its lowest level during the resonating period. This is shown after the delay time Tlow shown in
The present invention also sets a trigger voltage level. The trigger voltage level is a threshold level that VDS must drop below before the step of determining the slope starts.
Once the voltage level of VDS drops below the trigger voltage level the method of the present invention measures a first voltage level of VDS after a period of time a second voltage level of VDS is measured. The slope of the VDS voltage is determined by subtracting the first voltage level from the second voltage level and dividing by the time between the first measurement and the second measurement. If the slope is approximately or equal to zero the switch is turned on. If the slope is greater than zero another voltage measurement is made and the slope is determined again until the slope is less than or equal to zero. This slope is compared with a previous slope or previous slopes that have been stored in a memory. If a slope transition of approximately zero slope is detected, the switch is turned on.
The time duration of the present invention is a percentage of the time duration of the previous slope. If the slope is negative the trigger voltage level is lowered. If the slope is zero the voltage level of the trigger voltage level is kept the same. If the slope is positive or the timer times out the trigger voltage level is raised and the timer is told to turn on earlier. This allows the method of the present invention to fine tune and detect the lowest voltage level of VDS.
These and other objectives of the present invention will become obvious to those of ordinary skill in the art after reading the following detailed description of preferred embodiments.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
Refer to
As shown in
Refer to
As shown in
Refer to
As shown in
Refer to
As shown in
slope=(second voltage measurement−first voltage measurement)/(time of second measurement−time of first measurement)
or
slope=(VDS2−VDS1)/(T2−T1)
By subtracting the first VDS voltage measurement from the second VDS voltage measurement and dividing by the result of subtracting the time of the first VDS voltage measurement from the time of the second VDS voltage measurement the slope is obtained.
In Step 440 if the slope is negative, another slope is measured. The time duration for the present slope is a percentage of the time duration of the previous slope. In Step 440 if the slope is approximately or equal to zero the switch is turned on in Step 450. If the slope is sufficiently less than zero, another voltage measurement is made and the slope is determined again. This slope is compared with the previous slope that has been stored in a memory. If a slope transition of approximately zero slope is detected, the switch is turned on. If the slope is greater than zero the method returns to Step 410.
Refer to
As shown in
Refer to
As shown in
Refer to
As shown in
Refer to
The method 800 shown in
Refer to
As shown in
If the slope is negative the trigger voltage level is lowered in Step 970 and the switch is reset in Step 995. In Step 980 if the slope is positive the trigger voltage level is raised in Step 990 and the switch is reset in Step 995. If the slope is equal to zero the trigger voltage level is maintained at its current level and the switch is reset in Step 995. The proper time to reset the switch is determined by, for example, a predetermined time period, a timer, a signal, a reset signal, a circuit, or a device in the circuit. After the switch has completed resetting the method returns to Step 920 and the method continues again.
Since the trigger voltage level is repeatedly adjusted to achieve the closest slope to zero the maximum reduction in power loss is achieved.
In an embodiment of the present invention a minimum trigger voltage level is set to ensure that the trigger voltage level cannot be set too low.
In an embodiment of the present invention a maximum trigger voltage level is set to ensure that the trigger voltage level cannot be set too high.
In embodiments of the present invention the methods illustrated in
Refer to
In the example circuit 1000 implementation illustrated in
In embodiments of the present invention voltage and slope measurements are not performed when the switch is on and measurement is resumed after the switch is reset.
It will be apparent to those skilled in the art that various modifications and variations can be made to the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the invention and its equivalent.