A Framework for Scheduling Multi-rate Circuit Simulation, Antony P-C Ng, 1989 ACM 0-89791-310-8/89/0006/0019.* |
“Parallel mixed-Level Power Simulation” M. Chinosi, ACM 1-58113-109-7/99/06.* |
Dragone et al., “Power Invariant Vector Compaction based on Bit Clustering and Temporal Partitioning”, Proceedings, International Symposium on Low Power Electronics and Design (IEEE Cat. No. 98TH8379), Monterey, CA, USA, Aug. 10-12, 1998. |
Frohlich et al., “A New Approach for Parallel Simulation of VLSI Circuits on a Transistor Level”, IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, Jun. 1998, IEEE, USA, vol. 45, No. 6, pp. 601-613. |