Claims
- 1. A process for nucleating and growing oxygen precipitates in a silicon wafer having a front surface, a back surface, a central plane between the front and back surfaces, a front surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and front surface layer, the wafer further comprising a non-uniform concentration of crystal lattice vacancies with the concentration of vacancies in the bulk layer being greater than the concentration of vacancies in the surface layer, the process comprising:
heating the wafer to a temperature, Tn, to form oxygen precipitate nuclei in the bulk layer wherein Tn is from about 750° C. to about 900° C.; increasing the temperature from Tn to a temperature, Tg, to grow oxygen precipitates at the site of the nuclei wherein Tg is at least about 10° C. greater than Tn; controlling the rate at which the temperature is increased from Tn to Tg to provide a population of oxygen precipitates which are stable at a processing temperature, Tp wherein Tp is greater than Tg; and, cooling the wafer from Tg to a final temperature, Tf, wherein Tf is less than about 650° C. before the oxygen precipitates grow to a size of at least 30 nm.
- 2. A process for nucleating and growing oxygen precipitates in a silicon wafer having a front surface, a back surface, a central plane between the front and back surfaces, a front surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and front surface layer, the wafer further comprising a non-uniform concentration of crystal lattice vacancies with the concentration of vacancies in the bulk layer being greater than the concentration of vacancies in the surface layer, the process comprising:
heat treating the wafer at a temperature, Tn, for a time period, tn of at least about 15 minutes to provide a diffusion length, Ln, wherein Tn is from about 750° C. to about 900° C.; increasing the temperature from Tn to a temperature, Tg, over a time period ti to provide a diffusion length Li, wherein Tg is at least about 10° C. greater than Tn; optionally maintaining the wafer at the temperature, Tg, for a time period, tg to provide a diffusion length Lg; cooling the wafer from Tg to a final temperature, Tf, over a time period td to provide a diffusion length, Ld, wherein Tf is less than about 650° C., such that the process provides a total diffusion length, Lt, determined by adding Ln, Li, Lg and Ld in quadrature, resulting in the formation of stabilized oxygen precipitates having an effective radius of from about 0.5 nm to about 30 nm in the bulk layer over a total cycle time, tt, which is equal to the sum of tn, ti, tg and td, and wherein the total cycle tt is at least about 20% less than a time period tn,i required to provide a total diffusion length Ln,i equal to Lt by isothermally heat treating the wafer at the temperature Tn.
- 3. The process of claim 2 wherein Lt is at least about 0.19 μm.
- 4. The process of claim 2 wherein Lt is at least about 0.47 μm.
- 5. The process of claim 2 wherein Lt is at least about 0.95 μm.
- 6. The process of claim 2 wherein Lt is at least about 1.9 μm.
- 7. The process of claim 2 wherein the total cycle time, tt required to provide the total diffusion length, Lt, is at least about 30% less than a time period tn,i required to provide a total diffusion length Ln,i equal to Lt by isothermally heat treating the wafer at the temperature Tn.
- 8. The process of claim 2 wherein the total cycle time, tt required to provide the total diffusion length, Lt, is at least about 50% less than a time period tn,i required to provide a total diffusion length Ln,i equal to Lt by isothermally heat treating the wafer at the temperature Tn.
- 9. A process for the preparation of a silicon wafer having non-uniform concentration of stabilized oxygen precipitates, the wafer comprising a front surface, a back surface, a central plane between the front and back surfaces, a front surface layer which comprises the region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises the region of the wafer between the central plane and front surface layer, wherein the process comprises:
subjecting the wafer to a heat treatment process to form crystal lattice vacancies in the front surface and bulk layers and controlling the cooling rate of the heat-treated wafer to produce a wafer having a vacancy concentration profile in which the concentration of vacancies in the bulk layer is greater than the concentration of vacancies in the surface layer; and, subjecting the heat treated wafer, to a non-isothermal anneal to cause the formation of a denuded zone in the surface layer and the nucleation and growth of oxygen precipitates in the bulk layer, the anneal comprising (i) heating the wafer to a temperature, Tn, to form oxygen precipitate nuclei in the bulk layer wherein Tn is from about 750° C. to about 900° C. (ii) increasing the temperature from Tn to a temperature, Tg, to grow oxygen precipitates at the site of the nuclei wherein Tg is at least about 10° C. greater than Tn, (iii) controlling the rate at which the temperature is increased from Tn to Tg to provide a population of oxygen precipitates which are stable at a processing temperature, Tp, wherein Tp is greater than Tg and, (iv) cooling the wafer from Tg to a final temperature, Tf, wherein Tf is less than about 650° C. before the oxygen precipitates grow to a size of at least 30 nm.
- 10. The process of claim 9 wherein said heat-treatment to form crystal lattice vacancies comprises heating the wafers to a temperature in excess of about 1175° C. in a non-oxidizing atmosphere.
- 11. The process of claim 9 wherein said heat-treatment to form crystal lattice vacancies comprises heating the wafers to a temperature in excess of about 1200° C. in a non-oxidizing atmosphere.
- 12. The process of claim 9 wherein said heat-treatment to form crystal lattice vacancies comprises heating the wafers to a temperature in the range of about 1200° C. to about 1275° C. in a non-oxidizing atmosphere.
- 13. The process of claim 9 wherein said cooling rate is at least about 20° C. per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
- 14. The process of claim 9 wherein said cooling rate is at least about 50° C. per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
- 15. The process of claim 9 claim wherein said cooling rate is at least about 100° C. per second through the temperature range at which crystal lattice vacancies are relatively mobile in silicon.
- 16. The process of any one of claims 1, 2 or 9 further comprising subjecting wafer to a thermal process at a temperature of from about 1000 to about 1275 after cooling the wafer to a final temperature, Tf, wherein Tf is less than about 650° C.
- 17. The process of claim 16 wherein the thermal process is selected from a group consisting of an epitaxial deposition process, rapid thermal oxidation and rapid thermal nitridation.
- 18. The process of claim 17 wherein the thermal process is an epitaxial deposition process wherein an epitaxial layer is deposited on the wafer.
- 19. The process of any of claims 1, 2 or 9 wherein the wafer is maintained at Tg for a time period, tn, of at least about 30 minutes.
- 20. The process of any of claims 1, 2 or 9 wherein the wafer is maintained at Tg for a time period, tn, of at least about 60 minutes.
- 21. The process of any of claims 1, 2 or 9 wherein the temperature of the wafer is increase from Tn to Tg at a rate, ΔTi, of from about 1° C./min to about 5° C./min.
- 22. The process of any of claims 1, 2 or 9 wherein the temperature of the wafer is increase from Tn to Tg at a rate, ΔTi, of from about 2° C./min to about 4° C./min.
- 23. The process of any of claims 1, 2 or 9 wherein the temperature of the wafer is increase from Tn to Tg at a rate, ΔTi, of from about 3° C./min to about 4° C./min.
- 24. The process of claim 23 wherein the wafer is maintained at Tg for a time period, tn, of at least about 30 minutes.
- 25. The process of claim 23 wherein the wafer is maintained at Tg for a time period, tn, of at least about 60 minutes.
- 26. The process of claim 23 wherein Tg is at least about 25° C. greater than Tn.
- 27. The process of claim 23 wherein Tg is at least about 50° C. greater than Tn.
- 28. The process of claim 23 wherein Tg is at least about 75° C. greater than Tn.
- 29. The process of claim 23 wherein Tg is at least about 100° C. greater than Tn.
- 30. The process of any of claims 1, 2 or 9 wherein Tn is from about 800° C. to about 850° C.
- 31. The process of any of claims 1, 2 or 9 wherein Tn is from about 800° C. to about 825° C.
- 32. The process of claim 31 wherein the wafer is maintained at Tg for a time period, tn, of at least about 30 minutes.
- 33. The process of claim 31 wherein the wafer is maintained at Tg for a time period, tn, of at least about 60 minutes.
- 34. The process of claim 33 wherein Tg is at least about 25° C. greater than Tn.
- 35. The process of claim 33 wherein Tg is at least about 50° C. greater than Tn.
- 36. The process of claim 33 wherein Tg is at least about 75° C. greater than Tn.
- 37. The process of claim 33 wherein Tg is at least about 100° C. greater than Tn.
- 38. The process of any of claims 1, 2 or 9 wherein Tg is from about 850° C. to about 1150° C.
- 39. The process of any of claims 1, 2 or 9 wherein Tg is from about 900° C. to about 1100° C.
- 40. The process of any of claims 1, 2 or 9 wherein Tg is from about 900° C. to about 1000° C.
- 41. A wafer sliced from a single crystal silicon ingot grown in accordance with the Czochralski method, the wafer comprising:
a front surface, a back surface, a central plane between the front and back surfaces, a front surface layer which comprises a region of the wafer between the front surface and a distance, D, measured from the front surface and toward the central plane, and a bulk layer which comprises a region of the wafer between the central plane and front surface layer; a concentration of stabilized oxygen precipitates in the bulk layer; and a denuded zone in the surface layer wherein D is at least about 5 microns but less than about 30 microns.
- 42. The wafer of claim 41 wherein D is greater than about 5 microns and less than about 25 microns.
- 43. The wafer of claim 41 wherein D is greater than about 5 microns and less than about 20 microns.
- 44. The wafer of claim 41 wherein D is greater than about 5 microns and less than about 15 microns.
- 45. The wafer of claim 41 wherein D is greater than about 5 microns and less than about 10 microns.
- 46. The wafer of claim 41 wherein D ranges from about 10 microns to about 25 microns.
- 47. The wafer of claim 41 wherein the bulk layer has an oxygen precipitate density of greater than about 1×107 cm−3.
- 48. The wafer of claim 41 wherein the bulk layer has an oxygen precipitate density of greater than about 1×108 cm−3.
- 49. The wafer of claim 41 wherein the bulk layer has an oxygen precipitate density of greater than about 1×109 cm−3.
- 50. The wafer of claim 41 wherein the bulk layer has an oxygen precipitate density of greater than about 1×1010 cm3.
- 51. The wafer of claim 41 wherein the bulk layer has an oxygen precipitate density ranging from about 1×108 cm−3 to about 1×1010 cm−3.
- 52. The wafer of claim 41 wherein the stabilized oxygen precipitates are stable at a temperature of at least about 1000° C.
- 53. The wafer of claim 41 wherein the stabilized oxygen precipitates are stable at a temperature of at least about 1100° C.
- 54. The wafer of claim 41 wherein the stabilized oxygen precipitates are stable at a temperature of at least about 1150° C.
REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority from U.S. provisional application Serial No. 60/285,180, filed on Apr. 20, 2001, and U.S. provisional application Serial No. 60/345,165, filed Dec. 21, 2001, the entire disclosures which are incorporated herein by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60285180 |
Apr 2001 |
US |
|
60345165 |
Dec 2001 |
US |