1. Field of Invention
The present invention relates to architecture for transmitting a video signal and an operation clock signal for a panel in a display. More particularly, the present invention relates to a display panel video signal transmission and clock signal operation architecture which can compensate the delay caused by a driver in the display.
2. Description of Related Art
In designs of modem displays, different types of H-driver (or source drivers) are applied for driving pixels in the displays. However, the low temperature poly silicon (LTPS) process window is narrow, which causes the display signals desired to be transmitted to the display through multiple stages components of the drivers been delayed. The delay of the display signals through multiple stages components is not possible to be precisely and exactly predicted. The problem becomes much significant if components of the drivers are made from the multiple stage components on the panel.
One conventional method for compensating the delay is to adjust the sampling and holding time in an application-specific integrated circuit (ASIC), in order to synchronize video signals and control signals applied to the display, in which the video signals are directly applied to a display panel and the control signals are applied to the panel through the driver, including multiple stages components.
However, the sampling and holding time in the ASIC is adjusted manually, which is time-consuming and is not cost effective. In addition, some factors are not considered to synchronize the data applied to the display, for example, environmental factors such as an operating temperature is not considered, which makes the adjustment being not exact and in time.
Please refer to the
Please refer to
Please refer to
Please refer to
The shift register performs shifting operation in synchronism with the horizontal clock signal CKH to successively output shift pulses respectively from the shift stages to corresponding sampling switches HSW. However, a delay time will occur when the shift register successively outputs shift pulses in synchronism with the horizontal clock signal CKH after the multiple-staged components of the H-driver, the video data (RGB) will not be successively sampled and hold and transmitted to the pixels of the array section 440 as required. It will cause some serious problems. In the conventional method to avoid the problem, the sampling and holding time can be adjusted by the users; however, it is time-consuming and is not cost effective. In addition, the delay time can not be exactly measured and predicted, which makes the outcome of the manual adjustment not acceptable as desired.
A method for improving the problem of delay caused by the multiple-staged components is proposed, in which an operation voltage is increased for these multiple-staged components. Please refer to
The present invention provides architecture for transmitting a video signal and an control clock signal between an application-specific integrated circuit (ASIC) and a display panel, which can avoid the delay between video signals and output shift pulses in the driver of the display. One embodiment of the present invention provides architecture and method for transmitting a video signal and an control clock signal between an application-specific integrated circuit (ASIC) and a display panel. In the method for providing signals to a display panel, a driving operation is initialized by a start pulse. A control clock signal for the driving operation is transmitted and a feedback signal is generated from a signal through a dummy shift register. The delay time between the feedback signal and a video signal is compared and calculated within ASIC. Transmission of the video signal is delayed to the display panel according to the delay time to synchronize the final video signal with a shift pulse generated by operation of a shift register in the display panel.
Dummy shift register (DSR) and switches are used for sending out the shift pulse to ASIC. The ASIC compares the video signal with the signal from the DSR. Time difference between the video signal and the signal from the DSR is obtained by the ASIC and the final video signals sent out from the ASIC are delayed with the time difference, in order to be synchronized with a shift pulse generated by operation of a shift register in a horizontal driving circuit of a display apparatus. The operation of adjusting the phase of the video signals transmitted to the display panel can be performed every one or more frame cycles or when the display panel is turned on, which depends on the design required.
One embodiment of the present invention provides a display apparatus, which comprises a panel including a horizontal driving circuit, a vertical driving circuit and a pixel array section. The pixel array section comprises a plurality of gate line extending along rows, a plurality of signal lines extending along columns and a plurality of pixels disposed at intersecting points of the gate lines and the signal lines. The horizontal driving circuit is connected to the signal lines and operates in response to a control clock signal to successively write a video signal into the pixel array section. When the horizontal driving circuit operates in response to the control clock signal, a feedback signal is generated and sent back to an external circuit for providing the clock signal and the video signal. Transmission of the video signal is delayed to the display panel according to a result of the comparison and calculation within ASIC to synchronize the video signal with a shift pulse generated by operation of a shift register in the horizontal driving circuit.
In the embodiment of the display apparatus, the horizontal driving circuit comprises a shift register with a plurality of shift stages and a sample switch set with a plurality of sample switches, each of the sample switch connecting to one of the shift stages in the shift register, each of the sample switches is controlled by the corresponding shift stage to successively write the video signal into the pixel array section. The horizontal driving circuit operates in response to the clock signal comprises the shift register performs a shifting operation when receives a start pulse to successively through the plurality of stages based on the clock signal and generates a plurality of shift pulses according to the shifting operation, and each of the sample switches samples and holds the video signal and successively transmits the sampled and hold video signal to the pixel array section under control of the corresponding one of the shift pulses.
In order to the make the aforementioned and other objects, features and advantages of the present invention comprehensible, a preferred embodiment accompanied with figures is described in detail below.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Please refer to the
The ASIC 610 includes a counter 611 and a video driver 613. After a frame cycle or a plurality of frame cycles, the counter 611 will extract an ASIC count time from the feedback signal 650, for example, counting phase difference between the feedback signal 650 and the video signals 640. Then the ASIC count time will be transmitted to the video driver 613 and the video driver 613 will adjust the phase to transmit the video signals to the array section of the display panel 630, in order to be in synchronism with the control clock signals 622 after the H-driver 620.
Please refer to
The horizontal driving circuit 720 is connected to the signal lines 774 and operates in response to a control clock signal of a predetermined period to successively write video signals into the pixels 776 of the selected row. The display apparatus 700 is applied with an external control clock signal CKH which is used as a reference to perform operation of the horizontal driving circuit 720. In addition, the horizontal driving circuit 720 is further applied with a horizontal start pulse STH and operates in response to the control clock signal CKH to successively write the video signals into the pixels 776 of the selected row. More particularly, the horizontal driving circuit 720 successively samples the video signals supplied thereto from the outside and holds the sampled signals to the signal lines 774.
In the horizontal driving circuit 720, the start pulse STH for shift operation is transmitted from a dummy shift register (DSR) 710 or DSR 730, which depends on the direction of the shift operation to a shift register set 722. The DSR 710 or DSR 730 is triggered by a horizontal start pulse STHR/STHL, which respectively represents the direction of the shift operation from a right side or from a left side indicated in the start pulse STH. The shift register set 722 include a plurality of shift stages (SR1, SR2, SR3 ˜SRn) in series, receives the start pulse STHR and then performs shifting operation in synchronism with the horizontal clock signal CKH to successively output shift pulses 7241, 7242, . . . , 724n-1, 724n, respectively from the shift stages (SR1˜SRn) to corresponding one of sampling switches HSWs (7261, 7262, . . . , 726n-1, 726n). Under the control of the output shift pulses 7241, 7242, . . . , 724n-1, 724n, the video signals are transmitted to a pixel array section 770 through the signal lines 774.
In the embodiment, two redundant switches 740A and 740B are respectively disposed below and connected to the DSR 710 and DSR 730. A switch element 750 is connected to the redundant switches 740A and 740B. When the direction of the shift operation is from shift stages SR1 to SRn, a DSR signal 712 from the DSR 710 is transmitted to the redundant switch 740A and then to the switch element 750. A real DSR (“RDSR” hereafter) signal 752 is generated accordingly by the switch element 750 and is transmitted to an application-specific integrated circuit (ASIC) 780. In other case for an opposite polarity, if the direction of the shift operation is from shift stages SRn to SR1, a DSR signal 732 from the DSR 730 is transmitted to the redundant switch 740B and then to the switch element 750. The RDSR signal 752 is generated accordingly by the switch element 750 and is transmitted to the ASIC 780. By comparing the RDSR signal 752 and the horizontal clock signal CKH in the ASIC 780, or in an alternative embodiment, by comparing the RDSR signal 752 and the video signal in the ASIC 780, a delay time is generated for phase adjustment, as proposed in the invention. An phase adjustment is generated according to the delay time and a ASIC deal time for the ASIC 780 to compare the time difference. A FDATA signal, which indicates that the end of the data to be transmitted to the panel, is transmitted based on the phase adjustment. The operation of adjusting the phase of the video signal transmitted to the pixel array section 770 can be performed every frame cycle or two or more frame cycles, which depends on the design required.
Please refer to
Please refer to
The real DSR (RDSR) is generated from the dummy shift register DSR after time period t1 after the DSR being triggered or initialized. Two shift stages are shown in
The video signals are also successively sampled and hold and then applied to pixels of an array section of the display apparatus. After a frame cycle or a plurality of frame cycles, a time period t1 is extracted from the feedback signal and the ASIC will count the time period t1 and save as an ASIC count time. Then the ASIC will adjust the phase for beginning to transmit the video signals to the array section of the display, in order to be in synchronism with the real DSR signal. The time required for the ASIC to adjust the phase for beginning to transmit a FDATA signal, which is the first data being transmitted to the pixel array section is the time T1 in considering the ASIC count time and a ASIC deal time for handling the synchronization, as shown in the
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.