Method of controlling the turn off characteristics of a VCSEL diode

Information

  • Patent Grant
  • 6683896
  • Patent Number
    6,683,896
  • Date Filed
    Tuesday, March 12, 2002
    22 years ago
  • Date Issued
    Tuesday, January 27, 2004
    21 years ago
Abstract
A drive circuitry that drives a vertical cavity surface emitting laser is provided. The drive circuitry includes a modulator, a negative peak timer and a limiter. The negative peak timer causes the modulator to rapidly decrease the magnitude of the output signal of the modulator to dissipate charge stored on the laser. Thus, the vertical cavity surface emitting laser quickly turns off.
Description




BACKGROUND




The present invention relates generally to semiconductor lasers, and, in particular, to methods and circuits to decrease the turn off time for a vertical cavity surface emitting laser.




Semiconductor lasers are widely used in high speed data communications. Modulated light from the lasers are used to carry information through fiber optic lines. For some data formats, generally, when a laser emits light the data value is considered a logical one and when the laser is largely off the data value is considered a zero.




Vertical cavity surface emitting lasers (VCSELs) are one type of laser used in data communication networks. VCSELs are generally relatively easy to manufacture using semiconductor processes. Drive circuitry for VCSELs provide a VCSEL with sufficient current to turn “on”, i.e., causing the VCSEL to emit light. Likewise, the drive circuitry removes or prevents current from flowing to the VCSEL to turn the VCSEL to turn “off”, i.e., causing the VCSEL to largely not emit light. However, when VCSELs turn on, electrical charge is stored on the anode of the VCSEL. Removing this electrical charge decreases the turn-off time of the VCSEL, and thereby increases the maximum data rate the VCSEL can support. Furthermore, removing the excess charge can be difficult as it is often desirable to maintain a low bias current when the VCSEL is in the “off” state. The bias current allows the VCSEL to be turned on faster. Thus, although the extra electrical charge is removed from the VCSEL to turn off the VCSEL, bias current to the VCSEL still should be maintained.




SUMMARY OF THE INVENTION




The present invention provides methods and systems for driving semiconductor lasers such that turn-off time of a laser is decreased. In one embodiment, a drive circuitry that drives a semiconductor laser is provided. The drive circuitry includes a modulator coupled to the semiconductor laser and generates an output signal to control the semiconductor laser. A negative peak timer is coupled to the modulator and a limiter is coupled to the negative peak timer and the modulator. The negative peak timer causes the modulator to rapidly decrease magnitude of the output signal of the modulator to turn off the semiconductor laser.




In another embodiment, a drive circuitry is provided that drives a semiconductor laser. The drive circuitry includes a limiter which receives a differential input and is configured to generate first differential output signals and second differential output signals. A negative peak timer is coupled to the limiter and receives the first differential signals from the limiter. The negative peak timer is also configured to generate third differential output signals. A modulator is also coupled to the limiter and the negative peak timer and receives the second differential output signals from the limiter and the third differential output signals from the negative peak timer. The modulator is also configured to generate an output pulse. A vertical cavity surface emitting laser is coupled to the modulator and receives the output pulse from the modulator to turn the laser on and off. The modulator is also configured to remove excess charge stored when the vertical cavity surface emitting laser is turned off. In one aspect of the invention, the output pulse is a voltage pulse that has an adjustable undershoot. The adjustable undershoot is determined by a negative peaking pulse from the negative peak timer.




In another embodiment, a method of driving a semiconductor laser is provided. An output signal is generated from a modulator to control the semiconductor laser. The modulator causes a rapid decrease in magnitude of the output signal of the modulator to turn off the semiconductor laser.




Many of the attendant features of this invention will be more readily appreciated as the same becomes better understood by reference to the following detailed description and considered in conjunction with the accompanying drawings.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

illustrates a block diagram of drive circuitry for a semiconductor laser;





FIG. 2

illustrates a circuit diagram of one embodiment of the limiter of

FIG. 1

;





FIG. 3

illustrates a circuit diagram of one embodiment of the modulator of

FIG. 1

;





FIG. 4

illustrates a circuit diagram of one embodiment of the negative peak timer of

FIG. 1

;





FIG. 5



a


illustrates a timing diagram of the output pulse generated by the negative peak timer of

FIG. 4

;





FIG. 5



b


illustrates a graphical representation of the collector current of transistor


55




b


of

FIG. 3

;





FIG. 6

illustrates a graphical representation of the output current from the modulator of

FIG. 3

that is supplied to a semiconductor laser; and





FIG. 7

illustrates a graphical representation of an eye diagram of the output voltage of the drive circuitry of FIG.


1


.











DETAILED DESCRIPTION





FIG. 1

illustrates a block diagram of drive circuitry for a semiconductor laser. The drive circuitry includes a limiter


3


, a negative peak timer


5


, and a modulator


7


. The drive circuitry provides a signal to a vertical cavity service emitting laser (VCSEL)


9


. The limiter


3


receives an input signal, a differential input signal as illustrated in

FIG. 1

, and generates two differential output signals. One of the differential output signals is supplied to the negative peak timer. The other differential output signal is supplied to the modulator. The negative peak timer generates an output pulse having an adjustable pulse width which is supplied to the modulator. Based on the output pulse from the negative peak timer and the differential output signal from the limiter, the modulator generates current to drive the VCSEL.





FIG. 2

illustrates a circuit diagram of one embodiment of the limiter of FIG.


1


. The limiter receives a differential input at inputs IN


11


and IP


13


which are supplied to bases of transistors


15




a


and


15




b


. The resistors


101




a-f


are coupled to inputs


11


and


13


and the potentials V


CC2A


and V


EE2


, and form voltage dividers that provides sufficient biasing for transistors


15




a


and


15




b


. The resistors also provide impedance matching to improve the quality of signals received at IN and IP.




As transistors


15




a


and


15




b


receive a differential signal, the transistors


15




a


and


15




b


turn on and off at different times. In other words, transistors


15




a


and


15




b


form a differential pair


15


. The collector of transistor


15




a


is coupled to the base of emitter follower transistor


17




a


. Similarly, the collector of transistor


15




b


is coupled to the base of emitter follower transistor


17




b


. Accordingly, voltage is provided by the respective transistors


15




a


and


15




b


to the transistors


17




a


and


17




b


. The voltage level of the provided voltage is based on transistor


43




a


and resistor


45




a


acting as a current source and resistors


20




a


and


20




b


coupled to voltage potential V


CC2A


.




The emitter of transistor


17




a


is coupled to the base of transistor


19




a


and the emitter of transistor


17




b


is coupled to the base of transistor


19




b


. Transistors


19




a


and


19




b


form the differential pair


19


. The transistor


17




a


and


17




b


level shift the voltage from the differential pair


15


and allow connection from the collector load resistors, resistors


20




a


and


20




b


, of the differential pair


15


to be applied to the differential pair


19


. Similar to the differential pair


15


, the differential pair


19


turn on and off based on the differential signals applied to the respective bases of the transistors


19




a


and


19




b.






Voltage from the differential pair


19


is supplied to the emitter follower transistors


21




a


and


21




b


. The voltage level of the supplied voltage is based on the transistor


43




d


and resistor


45




d


acting as a current source and resistors


20




c


and


20




d


coupled to voltage V


CC2A


. Transistors


21




a


and


21




b


level shift the voltage from the differential pair


19


and allow connection from the collector load resistors, resistors


20




c


and


20




d


, of the differential pair


19


to be applied to differential pair


23


. FET


41




a


and


41




b


, respectively coupled to the emitters of transistors


21




a


and


21




b


further effect a level shift to the voltage from the differential pair


19


, which is supplied to differential pair


23


. Differential pair


23


is formed by transistors


23




a


and


23




b


. Voltage output from the differential pair


23


is based on the transistors


43




g,h


and resistors


45




g,h


acting as current sources and resistors


27




a-c


coupled to voltage V


CC2A


. The voltage is also supplied as an output via outputs


31


and


33


to a negative peak timer (FIG.


1


).




Additionally, the voltage is supplied to respective emitter follower transistors


25




a


and


25




b


. Like the other emitter follower transistors


25




a


and b respectively level shift the voltage from the differential pair


23


and output the voltage via outputs


35


and


37


to a modulator (FIG.


1


). Resistor


27




a


provides a common mode level shift for outputs


31


,


33


,


35


and


37


.




The emitters of transistors


43




a-j


are coupled to the respective resistors


45




a-j


and act as current sources. For instance, when emitter follower transistors


17




a,b


,


21




a,b


, and


25




a,b


are on, current is forced through the transistors by respective current sources, transistors


43




b,c,e,f,i


and


j


. Transistors


49




a,b


and


47




a


and resistors


47




b


and


49




c


bias transistors


43




a-j


based on current from input


311


. Therefore, the input


311


allows for control of currents provided by transistors


43




a-j.






Thus, the limiter receives differential input signals via inputs


11


and


13


and amplifies and shapes the inputs using differential pairs


15


,


19


, and


23


and emitter follower transistors. As a result, the limiter generates output voltage pairs at outputs


31


,


33


,


35


and


37


, with the voltage at outputs


35


and


37


being in phase with outputs


31


and


33


but with a DC level voltage difference, the base to emitter voltage of respective transistors


25




a


and


25




b.







FIG. 3

illustrates a circuit diagram of one embodiment of the modulator of FIG.


1


. The modulator includes two differential amplifiers


55


and


57


. The first differential amplifier includes transistors


55




a


and


55




b


. Likewise, the second differential amplifier includes transistors


57




a


and


57




b


. Bases of transistors


55




a


and


55




b


receive respective differential inputs


51




a


and


51




b


. Bases of transistors


57




a


and


57




b


also receive respective differential inputs


53




a


and


53




b


. The output of both differential amplifiers


55


and


57


are coupled to the modulator output


65


. The first and second differential amplifiers


55


and


57


are respectively coupled to current sources


61


and


63


. Source


61


includes transistor


61




a


and resistor


61




b


and load


63


includes transistor


63




a


and resistor


63




b


. The sources


61


and


63


, respectively, set the current for the respective differential amplifiers


55


and


57


. Sources


61


and


63


are coupled to respective current mirror circuits


67


and


69


. Mirror circuit


69


includes transistors


67




a


and


67




b


and resistor


67




c


. Transistor


67




a


receives a current from input E


1


. Likewise, mirror circuit


69


includes transistors


69




a


and


69




b


and resistor


69




c


. The base of transistor


69




a


receives a current from input E


2


.




The modulator also includes a current mirror


71


which includes transistors


71




a


and


71




b


. Current flowing through transistor


71




b


is mirrored by transistor


71




a


. The current mirror


71


supplies a bias current at the drain of transistor


71




a


. The current mirror is controlled by an ibias input coupled to the gates of the transistors


71




a,b


. The output signal


65


is coupled to the drain of transistor


71




a


. Also coupled to the drain of transistor


71




a


are the differential amplifiers


55


and


57


. Thus, the output signal


65


depends on the input signals


51




a


,


51




b


and


53




a


,


53




b


and the extent to which the differential amplifiers


55


and


57


pull current from the current mirror


71


and the output


65


. In one embodiment, the differential signals


51




a


and


51




b


are both aligned with the falling edge of the differential signals


53




a


and


53




b


. The amplitude of the output current thus corresponds to the drain current flowing through transistor


71




a


minus the collector current flowing through transistor


57




b


and the collector current flowing through transistor


53




b


. Also, the shape of the output current is determined by the input signals


51




a


,


51




b


,


53




a


and


53




b


. Thus, the modulator turns the semiconductor laser on or off using output


65


based on the differential inputs


51




a


and


51




b


received from the negative peak timer and the differential input signals


53


and


53




b


received from the limiter.





FIG. 4

illustrates a circuit diagram of one embodiment of the negative peak timer of FIG.


1


. The negative peak timer receives differential inputs L


1


and L


2


from the limiter of FIG.


1


. The negative peak timer subsequently provides differential outputs N


1


and N


2


which are supplied to the modulator of FIG.


1


. The differential inputs are buffered by respective transistors


81




a


and


81




b


. The emitters of transistors


81




a


and b are coupled to the collectors of the respective transistors


901




c,d


which are coupled to the respective resistors


903




c,d


and act as current sources. The differential inputs are also supplied to a differential amplifier


83


. The differential amplifier includes transistors


83




a


and


83




b


. Current flowing through respective transistors


81




a


and


81




b


are also supplied to inputs of a differential amplifier


85


. Differential amplifier


85


includes transistors


85




a


and


85




b


. Differential outputs from differential amplifier


83


are supplied to transistors


87




a


and


87




b


. Likewise, differential outputs from the differential amplifier


85


is supplied to transistors


89




a


and


89




b


. Two capacitors


91




a


and


91




b


are coupled in parallel and coupled to the sources of transistors


89




a


and


89




b


together. Also, coupled, respectively, to transistors


89




a


and


89




b


are transistors


93




a


and


93




b


. The transistors


93




a


and


93




b


are respectively coupled to resistors


93




c


and d and act as current sources for the respective transistors


89




a


and


89




b


. The capacitors


91




a


and


91




b


couples node A


1


to node B


1


.




The signal swing is determined by resistors


97




a


and


97




b


respectively coupled to bases of transistors


89




a


and


89




b


and the current set by the transistor


99




c


and the resistor


99




e


, acting as a current source. Transistors


905




a,b,d


and resistors


905




c


and


905




e


sufficiently bias transistor


99




c


based on the input signal from input


315


. The capacitors


91




a


and


91




b


cause a slope to be added to the original input signal provided at inputs L


1


and L


2


. By adjusting the amount of collector current of transistors


93




a


and


93




b


, the slopes of current at nodes A


1


and B


1


also change. Higher collector current causes the capacitors


91




a


and


91




b


to charge faster which thus causes shorter rise and fall times. Conversely, lower collector currents cause the capacitors to charge slower and thus cause longer rise and fall times. Transistors


99




a


and


99




b


and resistor


99




d


control the amount of current flowing through transistors


93




a


and


93




b


and respective resistors


93




d


and


93




c


, based on the input


109


provided to the transistors. Nodes A


1


and B


1


are coupled to transistors


95




a


and


95




b


and are compared to the differential inputs supplied to transistors


83




a


and


83




b


. The time delay between the differential signals at node A


1


and node B


1


, as compared to the differential inputs L


1


and L


2


, are thus used to generate the pulse output N


1


and N


2


. The pulse output is proportional to the capacitors


91




a


and


91




b


and collector currents of transistors


99




c


and


93




b.






Initially, transistors


83




a


and


95




a


are both on. A voltage drop is thus caused at resistors


103


and ill as the collector current of transistor


95




a


flows through resistors


103


and


111


. Initially, no current flows through transistor


83




a


. When the input signal L


1


and L


2


changes polarity, transistor


83




b


turns on. However, due to the time delay on nodes A


1


and B


1


, current continues to flow through transistor


95




a


and resistors


103


and


111


. Thus, voltage drop on resistors


103


and


111


remains. Once the time delay has ended, transistor


95




b


turns on. As a result, current is routed to transistor


83




b


and voltage drop on resistors


103


and


111


persists. When the input signal L


1


and L


2


changes polarity again, current from transistor


95




b


is routed through transistor


83




a


thus causing a voltage drop on resistors


105


and


111


, as current flows through the resistors. When the time delay has passed, the transistor


95




a


turns on and a voltage drop on the resistors


103


and


111


is generated, as collector current flows through the resistor. As a result, a differential voltage is generated between the two transistors


87




a


and


87




b


. The differential voltage has an amplitude that corresponds to the voltage drop on the resistors


103


and


105


. The transistors


87




a


and


87




b


thus drive the modulator coupled to the negative peak timer. The transistors


87




a


and


87




b


also provide level shifting. In one embodiment, the value of the resistors


103


and


105


correspond to each other and to a predetermined resistance value. As such, the resistor has a constant differential signal swing equal to the current determined by the transistor


107




a


times the predetermined resistance value. The transistors


107




a


coupled to resistor


107




b


act as a current source for the differential amplifier comprised of transistors


95




a


and


95




b


. Similarly, transistors


901




a


and


901




b


are respectively coupled to resistors


901




a


and


901




b


and act as current sources for the respective transistors


87




a


and


87




b.







FIG. 5



a


illustrates a timing diagram of the output pulse


203


generated by the negative peak timer of FIG.


4


. Voltage levels


201


of the output pulse are shown in relation to various levels of current applied to transistors


99




a


and


99




b


. The pulse width changes inversely to the current applied to the transistors


99




a


and


99




b.







FIG. 5



b


illustrates a graphical representation of the collector current


205


of transistor


55




b


of FIG.


3


. The collector current is directly affected by the output pulse from the negative peak timer of FIG.


4


. By adjusting the collector current of transistor


61




a


, the magnitude of the collector current of transistor


53




b


may be adjusted. As discussed in reference to

FIG. 3

, the collector current of transistor


53




b


is subtracted from the current supplied by the transistor


71




a


. As such, an increase in the collector current of transistor


53




b


causes a decrease in the current supplied by transistor


71




a


to the output of the modulator. Thus, as the semiconductor laser is turning off, the amount of collector current of transistor


53




b


controls the depth of a negative peak which in turn decreases the speed at which the semiconductor laser turns off.





FIG. 6

illustrates a graphical representation of the output current from the modulator of

FIG. 3

that is supplied to a semiconductor laser. The current signal


305


that graphically represents the current from the output of the modulator describes a pulse in which the semiconductor laser is turned on at approximately 4 nano seconds from an arbitrary starting point and begins to turn off at approximately 1.6 nano seconds. The slope


301




a


is close to one, i.e., vertical thus represents a rapid fall time. Undershoot


303


represents the effect on the output current of the modulator by the negative peak timer.





FIG. 7

illustrates a graphical representation of an eye diagram of the output voltage of the drive circuitry of FIG.


1


. Undershoot


401


of the eye diagram illustrates the effect of the negative peak timer on the output from the modulator. As previously discussed, the undershoot causes the semiconductor laser to turn off quickly as current supplied to the semiconductor laser is removed faster than it was supplied to the laser when the laser was turned on. Also, the amount of current is significantly below the amount of bias current supplied to the semiconductor laser and thus charge stored on the semiconductor laser is quickly removed.




Accordingly, the present invention provides methods and systems that decrease the turn off time for a vertical cavity surface emitting laser. Although this invention has been described in certain specific embodiments, many additional modifications and variations would be apparent to those skilled in the art. For instance, although bipolar devices are illustrated and described, CMOS devices could be used instead to provide the same functionality, but perhaps for a lower data rate. It is therefore to be understood that this invention may be practiced otherwise than as specifically described. Thus, the present embodiments of the invention should be considered in all respects as illustrative and not restrictive. The scope of the invention to be determined by the appended claims, their equivalents and claims supported by the specification rather than the foregoing description.



Claims
  • 1. A drive circuitry driving a semiconductor laser, the drive circuitry comprising:a modulator coupled to the semiconductor laser and generating an output signal to control the semiconductor laser; a negative peak timer coupled to the modulator; a limiter coupled to the negative peak timer and the modulator; wherein the negative peak timer causes the modulator to rapidly decrease magnitude of the output signal of the modulator to turn off the semiconductor laser.
  • 2. A drive circuitry driving a semiconductor laser, the drive circuitry comprising:a modulator coupled to the semiconductor laser and generating an output signal to control the semiconductor laser; a negative peak timer coupled to the modulator; a limiter coupled to the negative peak timer and the modulator; wherein the negative peak timer causes the modulator to rapidly decrease magnitude of the output signal of the modulator to turn off the semiconductor laser; and wherein the negative peak timer comprises a plurality of differential amplifiers configured to receive input signals from the limiter and generate an output pulse.
  • 3. The drive circuitry of claim 2 wherein the output pulse has a pulse width having a variable rise and fall time.
  • 4. The drive circuitry of claim 3 wherein the variable rise and fall time is controlled by a plurality of capacitors.
  • 5. The drive circuitry of claim 4 wherein the plurality of capacitors bridge nodes between the output of a first one of the plurality of differential amplifiers to input of a second one of the plurality of differential amplifiers.
  • 6. The drive circuitry of claim 4 wherein the plurality of capacitors accelerate fall times of the output signal of the modulator.
  • 7. The drive circuitry of claim 2 wherein one of the differential amplifiers draws current supplied to the semiconductor laser away from the semiconductor laser.
  • 8. The drive circuitry of claim 1 wherein an undershoot condition is created in which charge stored on the semiconductor laser is dissipated.
  • 9. The drive circuitry of claim 1 wherein the semiconductor laser is a vertical cavity surface emitting laser.
  • 10. A drive circuitry driving semiconductor lasers, the drive circuitry comprising:a limiter receiving a differential input signal and configured to generate first differential output signals and second differential output signals; a negative peak timer coupled to the limiter and receiving the first differential output signals from the limiter, the negative peak timer configured to generate third differential output signals; a modulator coupled to the limiter and the negative peak timer and receiving the second differential output signals from the limiter and the third differential output signals from the negative peak timer, the modulator configured to generate an output pulse; and a vertical cavity surface emitting laser coupled to the modulator and receiving the output pulse from the modulator turning the vertical cavity surface emitting laser on and off; wherein the modulator is configured to remove excess charge stored when the vertical cavity surface emitting laser is turned off.
  • 11. The drive circuitry of claim 10 wherein the output pulse is a voltage pulse having an adjustable undershoot.
  • 12. The drive circuitry of claim 10 wherein the output pulse has an variable width and amplitude as determined by the negative peak timer.
  • 13. The drive circuitry of claim 11 wherein the adjustable undershoot is determined by a negative peaking pulse from the negative peak timer.
  • 14. The drive circuitry of claim 11 wherein the adjustable undershoot is determined by a positive peaking pulse from the negative peak timer.
  • 15. A method of driving a semiconductor laser, the method comprising:generating an output signal from a modulator to control the semiconductor laser; and causing the modulator to rapidly decrease magnitude of the output signal of the modulator to turn off the semiconductor laser.
  • 16. A drive circuitry driving a semiconductor laser, the drive circuitry comprising:means for generating an output signal to control the semiconductor laser; means for causing a rapid decrease in magnitude of the output signal of the modulator to turn off the semiconductor laser.
  • 17. The method of claim 15 further comprising:generating an undershoot condition; and dissipating charge stored on the semiconductor laser based on the undershoot condition generated.
  • 18. The method of claim 17 further comprising:generating a negative peaking pulse; and adjusting the undershoot condition based on the negative peaking pulse generated.
  • 19. The method of claim 17 further comprising:generating a positive peaking pulse; and adjusting the undershoot condition based on the positive peaking pulse generated.
  • 20. The drive circuitry of claim 16 further comprising means for generating an undershoot condition to cause dissipation of charge stored on the semiconductor laser.
  • 21. The drive circuitry of claim 20 further comprising means for generating a negative peaking pulse to adjust the undershoot condition generated.
  • 22. The drive circuitry of claim 20 further comprising means for generating a positive peaking pulse to adjust the undershoot condition generated.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation application of U.S. patent application Ser. No. 10/012,776 filed Nov. 6, 2001 which claims the benefit of U.S. provisional application No. 06/246,301 filed Nov. 6, 2000, No. 06/246,325 filed Nov. 6, 2000 and No. 06/246,407 filed Nov. 6, 2000, which are hereby incorporated by reference as if set forth in full herein.

US Referenced Citations (55)
Number Name Date Kind
4344173 Straus Aug 1982 A
4359773 Swartz et al. Nov 1982 A
4612671 Giles Sep 1986 A
4677632 Lisco et al. Jun 1987 A
H436 Milberger et al. Feb 1988 H
4789987 Fraser Dec 1988 A
4796226 Valette Jan 1989 A
4799224 Bottacchi et al. Jan 1989 A
4803497 Kennedy, Jr. et al. Feb 1989 A
4884278 Nishimoto et al. Nov 1989 A
4924470 Ries May 1990 A
4945541 Nakayama Jul 1990 A
5043992 Royer et al. Aug 1991 A
5140175 Yagi et al. Aug 1992 A
5187713 Kwa Feb 1993 A
5191589 Amano et al. Mar 1993 A
5337323 Rokugawa et al. Aug 1994 A
5408485 Ries Apr 1995 A
5412675 Odagawa May 1995 A
5488625 Nakamori et al. Jan 1996 A
5515196 Kitajima et al. May 1996 A
5530539 Hug Jun 1996 A
5563898 Ikeuchi et al. Oct 1996 A
5566263 Smith et al. Oct 1996 A
5598040 Markis Jan 1997 A
5617237 Bogdan et al. Apr 1997 A
5652668 Aulet et al. Jul 1997 A
5663824 Koch et al. Sep 1997 A
5675600 Yamamoto et al. Oct 1997 A
5732096 Suzuki et al. Mar 1998 A
RE35766 Taguchi Apr 1998 E
5736844 Yanagisawa Apr 1998 A
5796767 Aizawa Aug 1998 A
5828246 Bostica et al. Oct 1998 A
5835250 Kanesaka Nov 1998 A
5850409 Link Dec 1998 A
5854693 Yoshiura et al. Dec 1998 A
5883910 Link Mar 1999 A
5907569 Glance et al. May 1999 A
5909602 Nakai et al. Jun 1999 A
5936986 Cantatore et al. Aug 1999 A
5974063 Yoshida Oct 1999 A
5987044 Odagawa et al. Nov 1999 A
5999550 Bellemore et al. Dec 1999 A
6021144 Meyer et al. Feb 2000 A
6044095 Asano et al. Mar 2000 A
6072816 Shin'e Jun 2000 A
6091747 Morita et al. Jul 2000 A
6188498 Link et al. Feb 2001 B1
6272160 Stronczer Aug 2001 B1
6292497 Nakano Sep 2001 B1
6320890 Taguchi Nov 2001 B1
6324318 Suzuki Nov 2001 B1
20010026566 Taguchi et al. Oct 2001 A1
20020009109 Asano Jan 2002 A1
Non-Patent Literature Citations (3)
Entry
International Search Report for International Application No. PCT/US01/46763 completed on Feb. 22, 2002 (Mailed Mar. 14, 2002) 3 pages.
International Search Report for International Application No. PCT/US01/47286 completed on Feb. 25, 2002 (Mailed Mar. 14, 2002) 4 pages.
International Search Report for International Application No. PCT/US01/47188 completed on Feb. 26, 2002 (Mailed Mar. 22, 2002) 3 pages.
Provisional Applications (3)
Number Date Country
60/246301 Nov 2000 US
60/246325 Nov 2000 US
60/246407 Nov 2000 US
Continuations (1)
Number Date Country
Parent 10/012776 Nov 2001 US
Child 10/096739 US