Claims
- 1. An inverter circuit for ballasting lamps comprising:(a) a d.c. bus node; (b) a reference node; (c) an inverter having first and second switches, each having a control terminal, serially connected between said d.c. bus node and said reference node; (d) a control node for interconnecting said control terminals of said first and second switches; (e) a common node comprising the interconnection of said first and second switches; (f) a drive control circuit serially connected between said control node and said common node for regenerative control of said first and second switches; (g) a resonant inductor serially connected to a load circuit between said common node and said reference node; and (h) a starting delay circuit operatively connected to said control node and said common node for delaying oscillation of the inverter circuit for a predetermined period of time.
- 2. The inverter circuit of claim 1 wherein said delay circuit includes a delay capacitor and a delay resistor serially connected.
- 3. The inverter circuit of claim 1 further comprising:(i) a first starting resistor connected between one of said d.c. bus node and said common node or said reference node and said common node; (j) a second starting resistor connected between one of said reference node and said control node or said d.c. bus node and said control node; (k) a driving inductor connected at one end to said common node and operatively connected at the remaining end to said control node; (l) a resonant inductor connected at one end to said common node, said resonant inductor being mutually coupled to said driving inductor for sensing a voltage across said resonant inductor; and (m) a resonant capacitor serially connected to the remaining end of said resonant inductor, said resonant capacitor connected at the remaining end to said reference node.
- 4. The inverter circuit of claim 3 further comprising a resistor connected at a location other than said second starting resistor connecting said control node to one of said d.c. bus node and said reference node.
- 5. The inverter circuit of claim 3 wherein said delay circuit comprises a delay capacitor and a delay resistor serially connected, and wherein said delay circuit further includes said first starting resistor and said second starting resistor.
- 6. The inverter circuit of claim 5 further comprising:(n) a d.c. blocking capacitor connected at one end to said reference node; (o) a gas discharge lamp connected at one end to the remaining end of said d.c. blocking capacitor and at the remaining end to the interconnection of said resonant capacitor and said resonant inductor; and (p) a snubber capacitor connected between said reference node and said common node.
- 7. The inverter circuit of claim 6 further comprising first and second reverse conducting diodes wherein, said first reverse conducting diode is connected with its anode to said common node and with its cathode connected to said d.c. bus node, and said second reverse conducting diode is connected with its anode to said reference node and with its cathode connected to said common node,wherein said first switch comprises an npn transistor and said second switch comprises a pnp transistor.
- 8. An inverter circuit for ballasting lamps comprising:(a) a d.c. bus node; (b) a reference node; (c) an inverter control circuit coupled to said d.c. bus node and said reference node for inducing an a.c. load current, said inverter comprising: (i) first and second inverter switches serially connected between said d.c. bus node and said reference node, being connected together at a common node through which said a.c. load current flows, and each switch having a control terminal connected to a common control node, the voltage between said control node and said common node determining the conduction state of each of said switches; (ii) a first starting resistor connected between one of said d.c. bus node and said common node or said reference node and said common node; (iii) a second starting resistor connected between one of said reference node and said control node or said d.c. bus node and said control node; (iv) a delay circuit connected between said control node and said common node comprising a serially connected delay capacitor and delay resistor, said first starting resistor and said second starting resistor; and (v) a driving inductor connected at one end to said common node and operatively connected at the remaining end to said control node; and (d) a load circuit including: (i) a resonant inductor connected at one end to said common node, said resonant inductor being mutually coupled to said driving inductor for sensing a voltage across said resonant inductor; (ii) a serially connected gas discharge lamp and d.c. blocking capacitor connected at one end to the remaining end of said resonant inductor and connected at the remaining end to said reference node; and (iii) a resonant capacitor parallel connected with said serially connected discharge lamp and d.c. blocking capacitor.
- 9. The inverter circuit of claim 8 further comprising a resistor connected at a location other than said second starting resistor connecting said control node to one of said d.c. bus node and said reference node.
- 10. The inverter circuit of claim 8 further including a second driving inductor serially connected to said driving inductor between said common node and said control node.
- 11. The inverter circuit of claim 8 further including a first reverse conducting diode connected between said d.c. bus node and said common node and a second reverse conducting diode connected between said reference node and said common node.
- 12. The inverter circuit of claim 8 further including a bi-directional voltage clamp connected between said common node and said control node.
- 13. The inverter circuit of claim 12 wherein said bi-directional voltage clamp comprises back-to-back Zener diodes.
- 14. The inverter circuit of claim 8 further including a first preferred capacitor connected between said common node and said control node.
- 15. The inverter circuit of claim 8 further including a second preferred capacitor connected between said d.c. bus node and said reference node.
- 16. A method of delaying starting of an inverter that ballasts gas discharge lamps, the delaying method comprising:(a) providing a d.c. bus node; (b) providing a reference node; (c) providing an inverter having first and second switches connected serially between said d.c. bus node and said reference node, being connected together at a common node, and each having a respective control terminal connected to a control node; (d) providing a drive control circuit connected between said common node and said control node having a driving inductor for regenerative control of said first and second switches; (e) providing a resonant inductor inductively coupled to said driving inductor serially connected to a load circuit comprising a gas discharge lamp, a resonant capacitor and a d.c. blocking capacitor; and (f) delaying activation of said drive control circuit by providing a delay circuit operatively connected across said drive control circuit for delaying oscillation of the inverter for a predetermined period of time.
- 17. The method of delaying starting of an inverter that ballasts gas discharge lamps according to claim 16 wherein said delay circuit comprises a serially connected delay resistor and delay capacitor connected across said drive control circuit, serially connected at a first end of said delay circuit to a first starting resistor connected between one of said common node and said d.c. bus node or said common node and said reference node, and serially connected at a second end of said delay circuit to a second starting resistor connected between one of said control node and said reference node or said control node and said d.c. bus node.
- 18. The method of delaying starting of an inverter that ballasts gas discharge lamps according to claim 17 wherein said delay circuit includes a resistor connected at a location other than said second starting resistor connecting said control node to one of said d.c. bus node and said reference node.
- 19. A multi-inverter system for ballasting lamps comprising:(a) a common voltage bus conductor; (b) a common reference conductor; (c) a plurality of inverter circuits connected between said common voltage bus conductor and said reference conductor, wherein each inverter circuit includes a delay circuit for delaying startup of the respective inverter circuit, and wherein each delay circuit is configured to have a predetermined delay time not equal to the delay time of any other inverter connected to said voltage bus conductor and said reference conductor; and (d) a plurality of lamps, each connected to one of said inverter circuits.
- 20. The multi-inverter system for ballasting lamps of claim 19, wherein said inverter circuit comprises:(a) a d.c. bus node connected to a first terminal which is connected to said bus conductor; (b) a reference node connected to a second terminal which is connected to said reference conductor; (c) first and second switches, each having a control terminal, serially connected between said d.c. bus node and said reference node; (d) a control node for interconnecting said control terminals of said first and second switches; (e) a common node comprising the interconnection of said first and second switches; (f) a drive control circuit serially connected between said control node and said common node for regenerative control of said first and second switches; (g) a resonant inductor serially connected to a load circuit between said common node and said reference node; (h) a first starting resistor connected between one of said bus node and said common node or said reference node and said common node; (i) a second starting resistor connected between one of said reference node and said control node or said bus node and said control node; (j) a driving inductor connected at one end to said common node and operatively connected at the remaining end to said control node; (k) a resonant inductor connected at one end to said common node, said resonant inductor being mutually coupled to said driving inductor for sensing a voltage across said resonant inductor; (l) a resonant capacitor serially connected to the remaining end of said resonant inductor, said resonant capacitor connected at the remaining end to said reference node; and (m) a delay circuit comprising a serially connected delay capacitor and delay resistor connected between said control node and said common node, said first starting resistor and said second starting resistor.
- 21. The inverter circuit of claim 20 further comprising a resistor connected at a location other than said second starting resistor connecting said control node to one of said d.c. bus node and said reference node.
- 22. The multi-inverter system for ballasting lamps of claim 20, wherein said inverter circuit tijrther comprises:(n) a d.c. blocking capacitor connected at one end to said reference node and at the remaining end to one end of said gas discharge lamp, wherein the remaining end of said gas discharge lamp is connected to the interconnection of said resonant capacitor and said resonant inductor; and (o) a snubber capacitor connected between said reference node and said common node.
- 23. The multi-inverter system for ballasting lamps of claim 22, wherein said inverter circuit further comprises first and second reverse conducting diodes, and wherein said first reverse conducting diode is connected with its anode to said common node and with its cathode connected to said d.c. bus node, and said second reverse conducting diode is connected with its anode to said reference node and with its cathode connected to said common node;wherein said first switch comprises an npn transistor and said second switch comprises a pnp transistor.
- 24. The multi-inverter system for ballasting lamps of claim 19, wherein said inverter circuit comprises:(a) a first terminal connected to said bus conductor; (b) a second terminal connected to said reference conductor; (c) a rectifier circuit configured to receive an a.c. input voltage from said first and second terminals, and configured to provide a rectified d.c. output voltage and a rectifier reference output; (d) a d.c. bus node connected to receive said rectified d.c. output voltage; (e) a reference node connected to said rectifier reference output; (f) first and second switches, each having a control terminal, serially connected between said d.c. bus node and said reference node; (g) a control node for interconnecting said control terminals of said first and second switches; (h) a common node comprising the interconnection of said first and second switches; (i) a drive control circuit serially connected between said control node and said common node for regenerative control of said first and second switches; (j) a resonant inductor serially connected to a load circuit between said common node and said reference node; and (k) a delay circuit comprising a serially connected delay capacitor and delay resistor connected between said control node and said common node, a first starting resistor connected between one of said bus node and said common node or said reference node and said common node and a second starting resistor connected between one of said reference node and said control node or said reference node and said control node.
- 25. The inverter circuit of claim 24 further comprising a resistor connected at a location other than said second starting resistor connecting said control node to one of said d.c. bus node and said reference node.
- 26. A multi-inverter system for ballasting lamps comprising:(a) an a.c. voltage source; (b) a power factor controller connected to said voltage source; (c) a common voltage bus connected to a voltage output of said power factor controller; (d) a common reference conductor connected to a reference output of said power factor controller; (e) a plurality of inverter circuits connected between said common voltage bus and said reference conductor, wherein each inverter circuit includes a delay circuit for delaying startup of the respective inverter circuit, and wherein each delay circuit is configured to have a predetermined delay time not equal to the delay time of any other inverter connected to said voltage bus and said reference conductor; and (f) a plurality of lamps, each connected to one of said inverter circuits.
- 27. The multi-inverter system for ballasting lamps of claim 26, wherein said voltage output of said power factor controller is a d.c. voltage and wherein said inverter circuit further comprises:(a) a d.c. bus node connected to said bus conductor; (b) a reference node connected to said reference conductor; (c) an inverter control circuit coupled to said bus node and said reference node for inducing an a.c. load current, said inverter comprising: (i) first and second inverter switches serially connected between said bus node and said reference node, being connected together at a common node through which said a.c. load current flows, and each switch having a control node connected to a common control node, the voltage between said control node and said common node determining the conduction state of each of said switches; (ii) a first starting resistor connected between one of said bus node and said common node or said reference node and said common node; (iii) a second starting resistor connected between one of said reference node and said control node or said bus node and said control node; (iv) a delay circuit comprising a delay capacitor serially connected to a delay resistor connected between said control node and said common node, said first starting resistor and said second starting resistor; and (v) a driving inductor connected at one end to said common node and operatively connected at the remaining end to said control node; and (d) a load circuit including: (i) a resonant inductor connected at one end to said common node, said resonant inductor being mutually coupled to said driving inductor for sensing a voltage across said resonant inductor; (ii) a d.c. blocking capacitor serially connected to said gas discharge lamp, wherein said serially connected d.c. blocking capacitor and gas discharge lamp are connected at one end to the remaining end of said resonant inductor and connected at the remaining end to said reference node; and (iii) a resonant capacitor parallel connected with said serially connected discharge lamp and d.c. blocking capacitor.
- 28. The inverter circuit of claim 27 further comprising a resistor connected at a location other than said second starting resistor connecting said control node to one of said d.c. bus node and said reference node.
- 29. The multi-inverter system for ballasting lamps of claim 27 further including a second driving inductor serially connected to said driving inductor between said common node and said control node.
- 30. The multi-inverter system for ballasting lamps of claim 27 further including a first reverse conducting diode connected between said bus node and said common node and a second reverse conducting diode connected between said reference node and said common node.
- 31. The multi-inverter system for ballasting lamps of claim 27 further including a bi-directional voltage clamp connected between said common node and said control node.
- 32. The multi-inverter system for ballasting lamps of claim 31 wherein said bi-directional voltage clamp comprises back-to-back Zener diodes.
- 33. The multi-inverter system for ballasting lamps of claim 27 further including a first preferred capacitor connected between said common node and said control node.
- 34. The multi-inverter system for ballasting lamps of claim 27 further including a second preferred capacitor connected between said bus node and said reference node.
- 35. The multi-inverter system for ballasting lamps of claim 26, wherein said voltage output of said power factor controller is an a.c. voltage and wherein said inverter circuit further comprises:(a) a rectifier circuit configured to receive an a.c. input voltage from said common voltage bus and said common reference bus, and configured to provide a rectified d.c. output voltage and a rectifier reference output; (b) a d.c. bus node connected to receive said rectified d.c. output voltage; (c) a reference node connected to said rectifier reference output; (d) an inverter control circuit coupled to said bus node and said reference node for inducing an a.c. load current, said inverter comprising: (i) first and second inverter switches serially connected between said bus node and said reference node, being connected together at a common node through which said a.c. load current flows, and each switch having a control node connected to a common control node, the voltage between said control node and said common node determining the conduction state of each of said switches; (ii) a first starting resistor connected between one of said bus node and said common node or said reference node and said common node; (iii) a second starting resistor connected between one of said reference node and said control node or said bus node and said control node; (iv) a delay circuit comprising a delay capacitor serially connected to a delay resistor connected between said control node and said common node, said first starting resistor and said second starting resistor; and (v) a driving inductor connected at one end to said common node and operatively connected at the remaining end to said control node; and (e) a load circuit including: (i) a resonant inductor connected at one end to said common node, said resonant inductor being mutually coupled to said driving inductor for sensing a voltage across said resonant inductor; (ii) a d.c. blocking capacitor serially connected to said gas discharge lamp, wherein said serially connected d.c. blocking capacitor and gas discharge lamp are connected at one end to the remaining end of said resonant inductor and connected at the remaining end to said reference node; and (iii) a resonant capacitor parallel connected with said serially connected discharge lamp and d.c. blocking capacitor.
- 36. The multi-inverter system for ballasting lamps of claim 35 further including:(f) a second driving inductor serially connected to said driving inductor between said common node and said control node; (g) a first reverse conducting diode connected between said bus node and said common node; (h) a second reverse conducting diode connected between said reference node and said common node; (i) a bi-directional voltage clamp connected between said common node and said control node; (j) a first preferred capacitor connected between said common node and said control node; and (k) a second preferred capacitor connected between said bus node and said reference node.
- 37. A method of sequencing the starting of a plurality of inverters that ballast lamps, the sequencing method comprising:(a) providing a common voltage bus conductor; (b) providing a reference conductor; (c) providing a plurality of inverter circuits connected between said common voltage bus conductor and said reference conductor, wherein each inverter circuit includes: (i) a bus node connected to said bus conductor; (ii) a reference node connected to said reference conductor; (iii) serially connected first and second switches connected serially between said bus node and said reference node, being connected together at a common node, and each having a respective control terminal connected to a control node; (iv) a drive control circuit having a driving inductor for regenerative control of said first and second switches; (v) a resonant inductor inductively coupled to said driving inductor serially connected to a load circuit comprising a gas discharge lamp, a resonant capacitor and a d.c. blocking capacitor; and (vi) a delay circuit operatively connected across said drive control circuit; and (d) configuring each of said delay circuits to have a startup delay time not equal to any of the remaining delay circuits.
- 38. The method of sequencing the starting of a plurality of inverters that ballast lamps according to claim 37 wherein said delay circuit comprises a serially connected delay resistor and delay capacitor connected across said drive control circuit, serially connected at a first end of said delay circuit to a first starting resistor connected between one of said common node and said bus node or said common node and said reference node, and serially connected at a second end of said delay circuit to a second starting resistor connected between one of said control node and said reference node or said control node and said bus node.
Parent Case Info
This application claims the benefit of provisional application No. 60/323/448, filed Sep. 19, 2001.
US Referenced Citations (7)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/323448 |
Sep 2001 |
US |