Claims
- 1. A method for driving a liquid crystal display device, the liquid crystal display device including a TFT liquid crystal display panel, the TFT liquid crystal display panel including a drain line, a pixel electrode connected to the drain line, a common electrode opposing the pixel electrode, and a liquid crystal layer disposed between the pixel electrode and the common electrode, the method comprising the steps of:
- generating a plurality of positive gradation voltages with a first voltage dividing resistor circuit, the first voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the positive gradation voltages being higher than a midpoint voltage Vasc;
- generating a plurality of negative gradation voltages with a second voltage dividing resistor circuit, the second voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the negative gradation voltages being lower than the midpoint voltage Vasc and being paired with a respective one of the positive gradation voltages, thereby providing a plurality of paired positive and negative gradation voltages; and
- applying the positive gradation voltages and the negative gradation voltages to the drain line in accordance with a display signal representing information to be displayed on the TFT liquid crystal display panel;
- wherein respective averages of the paired positive and negative gradation voltages increase with respect to a reference voltage VC as respective differences between the paired positive and negative gradation voltages decrease, the reference voltage VC being lower than the midpoint voltage Vasc.
- 2. A method according to claim 1, further comprising the step of applying a common voltage Vcom to the common electrode;
- wherein the common voltage Vcom is lower than the reference voltage VC by a fixed amount VDC.
- 3. A liquid crystal display device comprising:
- a TFT liquid crystal display panel including a drain line, a pixel electrode connected to the drain line, a common electrode opposing the pixel electrode, and a liquid crystal layer disposed between the pixel electrode and the common electrode;
- a first voltage dividing resistor circuit for generating a plurality of positive gradation voltages, the first voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the positive gradation voltages being higher than a midpoint voltage Vasc;
- a second voltage dividing resistor circuit for generating a plurality of negative gradation voltages, the second voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the negative gradation voltages being lower than the midpoint voltage Vasc and being paired with a respective one of the positive gradation voltages, thereby providing a plurality of paired positive and negative gradation voltages; and
- means for applying the positive gradation voltages and the negative gradation voltages to the drain line in accordance with a display signal representing information to be displayed on the TFT liquid crystal display panel;
- wherein respective averages of the paired positive and negative gradation voltages increase with respect to a reference voltage VC as respective differences between the paired positive and negative gradation voltages decrease, the reference voltage VC being lower than the midpoint voltage Vasc.
- 4. A liquid crystal display device according to claim 3, further comprising means for applying a common voltage Vcom to the common electrode;
- wherein the common voltage Vcom is lower than the reference voltage VC by a fixed amount VDC.
- 5. A liquid crystal display device according to claim 3, wherein a first end of the first voltage dividing resistor circuit is connected to a first end of the second voltage dividing resistor circuit; and
- wherein the liquid crystal display device further comprises:
- means for generating a signal voltage VS;
- means for generating the reference voltage VC;
- means for generating the midpoint voltage Vasc, the midpoint voltage Vasc being an adjustable midpoint voltage Vasc;
- an addition circuit for producing a sum voltage VC+VS;
- a subtraction circuit for producing a difference voltage VC-VS;
- means for supplying the sum voltage VC+VS to a second end of the first voltage dividing resistor circuit and the difference voltage VC-VS to a second end of the second voltage dividing resistor circuit during first periods, and supplying the difference voltage VC-VS to the second end of the first voltage dividing resistor circuit and the sum voltage VC+VS to the second end of the second voltage dividing resistor circuit during second periods alternating with the first periods; and
- means for supplying the adjustable midpoint voltage Vasc to a point between the first end and the second end of the second voltage dividing circuit during the first periods, and supplying the adjustable midpoint voltage Vasc to a point between the first end and the second end of the first voltage dividing circuit during the second periods.
- 6. A liquid crystal display device according to claim 3, further comprising:
- means for generating a fixed positive voltage and supplying the fixed positive voltage to one end of the first voltage dividing resistor circuit; and
- means for generating a fixed negative voltage and supplying the fixed negative voltage to one end of the second voltage dividing resistor circuit;
- wherein the fixed positive voltage is output from the one end of the first voltage dividing resistor circuit as a maximum positive gradation voltage of the positive gradation voltages; and
- wherein the fixed negative voltage is output from the one end of the second voltage dividing resistor circuit as a maximum negative gradation voltage of the negative gradation voltages.
- 7. A method for driving a liquid crystal display device, the liquid crystal display device including a TFT liquid crystal display panel, the TFT liquid crystal display panel including a drain line, a pixel electrode connected to the drain line, a common electrode opposing the pixel electrode, and a liquid crystal layer disposed between the pixel electrode and the common electrode, the method comprising the steps of:
- generating a plurality of positive gradation voltages with a first voltage dividing resistor circuit, the first voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the positive gradation voltages being higher than a midpoint voltage Vasc;
- generating a plurality of negative gradation voltages with a second voltage dividing resistor circuit, the second voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the negative gradation voltages being lower than the midpoint voltage Vasc and being paired with a respective one of the positive gradation voltages, thereby providing a plurality of paired positive and negative gradation voltages; and
- applying the positive gradation voltages and the negative gradation voltages to the drain line in accordance with a display signal representing information to be displayed on the TFT liquid crystal display panel;
- wherein respective averages of the paired positive and negative gradation voltages are positive and increase as respective differences between the paired positive and negative gradation voltages decrease.
- 8. A method according to claim 7, further comprising the step of applying a common voltage Vcom to the common electrode;
- wherein the common voltage Vcom is lower than the reference voltage VC by a fixed amount VDC.
- 9. A liquid crystal display device comprising:
- a TFT liquid crystal display panel including a drain line, a pixel electrode connected to the drain line, a common electrode opposing the pixel electrode, and a liquid crystal layer disposed between the pixel electrode and the common electrode;
- a first voltage dividing resistor circuit for generating a plurality of positive gradation voltages, the first voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the positive gradation voltages being higher than a midpoint voltage Vasc;
- a second voltage dividing resistor circuit for generating a plurality of negative gradation voltages, the second voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the negative gradation voltages being lower than the midpoint voltage Vasc and being paired with a respective one of the positive gradation voltages, thereby providing a plurality of paired positive and negative gradation voltages; and
- means for applying the positive gradation voltages and the negative gradation voltages to the drain line in accordance with a display signal representing information to be displayed on the TFT liquid crystal display panel;
- wherein respective averages of the paired positive and negative gradation voltages are positive and increase as respective differences between the paired positive and negative gradation voltages decrease.
- 10. A liquid crystal display device according to claim 9, further comprising means for applying a common voltage Vcom to the common electrode;
- wherein the common voltage Vcom is lower than the reference voltage VC by a fixed amount VDC.
- 11. A liquid crystal display device according to claim 9, further comprising polarity inverting means connected to the first voltage dividing resistor circuit and the second voltage dividing resistor circuit for inverting polarities of the positive gradation voltages and the negative gradation voltages at predetermined intervals.
- 12. A liquid crystal display device according to claim 9, further comprising:
- means for generating a fixed positive voltage and supplying the fixed positive voltage to one end of the first voltage dividing resistor circuit; and
- means for generating a fixed negative voltage and supplying the fixed negative voltage to one end of the second voltage dividing resistor circuit;
- wherein the fixed positive voltage is output from the one end of the first voltage dividing resistor circuit as a maximum positive gradation voltage of the positive gradation voltages; and
- wherein the fixed negative voltage is output from the one end of the second voltage dividing resistor circuit as a maximum negative gradation voltage of the negative gradation voltages.
- 13. A method for driving a liquid crystal display device, the liquid crystal display device including a TFT liquid crystal display panel, the TFT liquid crystal display panel including a drain line, a pixel electrode connected to the drain line, a common electrode opposing the pixel electrode, and a liquid crystal layer disposed between the pixel electrode and the common electrode, the method comprising the steps of:
- generating a plurality of positive gradation voltages with a first voltage dividing resistor circuit, the first voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the positive gradation voltages being for establishing a respective voltage at a surface of the liquid crystal layer opposing the pixel electrode which is higher than a voltage at a surface of the liquid crystal layer opposing the common electrode;
- generating a plurality of negative gradation voltages with a second voltage dividing resistor circuit, the second voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the negative gradation voltages being for establishing a respective voltage at the surface of the liquid crystal layer opposing the pixel electrode which is lower than a voltage at the surface of the liquid crystal layer opposing the common electrode and being paired with a respective one of the positive gradation voltages, thereby providing a plurality of paired positive and negative gradation voltages; and
- applying the positive gradation voltages and the negative gradation voltages to the drain line in accordance with a display signal representing information to be displayed on the TFT liquid crystal display panel;
- wherein respective average voltages of the paired positive and negative gradation voltages increase with respect to the average voltage of a pair of the paired positive and negative gradation voltages having a maximum voltage difference therebetween as respective voltage differences between the paired positive and negative gradation voltages decrease.
- 14. A method according to claim 13, further comprising the step of applying a common voltage Vcom to the common electrode;
- wherein the TFT liquid crystal display panel has a characteristic which causes an optimum value of the common voltage Vcom to decrease as respective voltage differences between paired symmetric positive and negative gradation voltages decrease, the respective voltage differences between the paired symmetric positive and negative gradation voltages being respectively equal to the respective voltage differences between the paired positive and negative gradation voltages, respective average voltages of the paired symmetric positive and negative gradation voltages being equal to the average voltage of the pair of the paired positive and negative gradation voltages having the maximum voltage difference therebetween; and
- wherein the increase in the respective average voltages of the paired positive and negative gradation voltages is equal to the decrease in the optimum common voltage Vcom.
- 15. A method according to claim 13, further comprising the step of applying a common voltage Vcom to the common electrode;
- wherein a value of the common voltage Vcom is an optimum value for the pair of the paired positive and negative gradation voltages having the maximum voltage difference therebetween.
- 16. A liquid crystal display device comprising:
- a TFT liquid crystal display panel including a drain line, a pixel electrode connected to the drain line, a common electrode opposing the pixel electrode, and a liquid crystal layer disposed between the pixel electrode and the common electrode;
- a first voltage dividing resistor circuit for generating a plurality of positive gradation voltages, the first voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the positive gradation voltages being for establishing a respective voltage at a surface of the liquid crystal layer opposing the pixel electrode which is higher than a voltage at a surface of the liquid crystal layer opposing the common electrode;
- a second voltage dividing resistor circuit for generating a plurality of negative gradation voltages, the second voltage dividing resistor circuit being a single series circuit formed by a plurality of resistors connected in series, each of the negative gradation voltages being for establishing a respective voltage at the surface of the liquid crystal layer opposing the pixel electrode which is lower than a voltage at the surface of the liquid crystal layer opposing the common electrode and being paired with a respective one of the positive gradation voltages, thereby providing a plurality of paired positive and negative gradation voltages; and
- means for applying the positive gradation voltages and the negative gradation voltages to the drain line in accordance with a display signal representing information to be displayed on the TFT liquid crystal display panel;
- wherein respective average voltages of the paired positive and negative gradation voltages increase with respect to the average voltage of a pair of the paired positive and negative gradation voltages having a maximum voltage difference therebetween as respective voltage differences between the paired positive and negative gradation voltages decrease.
- 17. A liquid crystal display device according to claim 16, further comprising means for applying a common voltage Vcom to the common electrode;
- wherein the TFT liquid crystal display panel has a characteristic which causes an optimum value of the common voltage Vcom to decrease as respective voltage differences between paired symmetric positive and negative gradation voltages decrease, the respective voltage differences between the paired symmetric positive and negative gradation voltages being respectively equal to the respective voltage differences between the paired positive and negative gradation voltages, respective average voltages of the paired symmetric positive and negative gradation voltages being equal to the average voltage of the pair of the paired positive and negative gradation voltages having the maximum voltage difference therebetween; and
- wherein the increase in the respective average voltages of the paired positive and negative gradation voltages is equal to the decrease in the optimum common voltage Vcom.
- 18. A liquid crystal display device according to claim 16, further comprising means for applying a common voltage Vcom to the common electrode;
- wherein a value of the common voltage Vcom is an optimum value for the pair of the paired positive and negative gradation voltages having the maximum voltage difference therebetween.
- 19. A liquid crystal display device according to claim 16, wherein a first end of the first voltage dividing resistor circuit is connected to a first end of the second voltage dividing resistor circuit at a junction point; and
- wherein the liquid crystal display device further comprises:
- means for generating a signal voltage VS;
- means for generating a reference voltage VC;
- means for generating an adjustable midpoint voltage Vasc;
- an addition circuit for producing a sum voltage VC+VS;
- a subtraction circuit for producing a difference voltage VC-VS;
- means for supplying the sum voltage VC+VS to a second end of the first voltage dividing resistor circuit and the difference voltage VC-VS to a second end of the second voltage dividing resistor circuit during first periods, and supplying the difference voltage VC-VS to the second end of the first voltage dividing resistor circuit and the sum voltage VC+VS to the second end of the second voltage dividing resistor circuit during second periods alternating with the first periods; and
- means for supplying the adjustable midpoint voltage Vasc to the junction point where the first end of the first voltage dividing resistor circuit is connected to the first end of the second voltage dividing resistor circuit.
- 20. A liquid crystal display device according to claim 19, wherein the TFT liquid crystal display panel further includes a scanning line;
- wherein the pixel electrode is associated with the scanning line;
- wherein the display signal includes a scanning line period corresponding to the scanning line; and
- wherein the liquid crystal display device further comprises polarity inverting means connected to the first voltage dividing resistor circuit and the second voltage dividing resistor circuit for inverting polarities of the positive gradation voltages and the negative gradation voltages at predetermined intervals each corresponding to at least two of the scanning line period of the display signal.
- 21. A liquid crystal display device according to claim 16, wherein a first end of the first voltage dividing resistor circuit is connected to a first end of the second voltage dividing resistor circuit; and
- wherein the liquid crystal display device further comprises:
- means for generating a first fixed voltage;
- means for generating a second fixed voltage;
- means for generating an adjustable midpoint voltage Vasc;
- means for supplying the first fixed voltage to a second end of the first voltage dividing resistor circuit and the second fixed voltage to a second end of the second voltage dividing resistor circuit during first periods, and supplying the second fixed voltage to the second end of the first voltage dividing resistor circuit and the first fixed voltage to the second end of the second voltage dividing resistor circuit during second periods alternating with the first periods; and
- means for supplying the adjustable midpoint voltage Vasc to a point between the first end and the second end of the second voltage dividing circuit during the first periods, and supplying the adjustable midpoint voltage Vasc to a point between the first end and the second end of the first voltage dividing circuit during the second periods.
- 22. A liquid crystal display device according to claim 21, wherein the TFT liquid crystal display panel further includes a scanning line;
- wherein the pixel electrode is associated with the scanning line;
- wherein the display signal includes a scanning line period corresponding to the scanning line; and
- wherein the liquid crystal display device further comprises polarity inverting means connected to the first voltage dividing resistor circuit and the second voltage dividing resistor circuit for inverting polarities of the positive gradation voltages and the negative gradation voltages at predetermined intervals each corresponding to at least two of the scanning line period of the display signal.
- 23. A liquid display device according to claim 16, wherein a first end of the first voltage dividing resistor circuit is connected to a first end of the second voltage dividing a resistor circuit at a junction point; and
- wherein the liquid crystal display device further comprises:
- means for generating a first fixed voltage;
- means for generating a second fixed voltage;
- means for generating an adjustable midpoint voltage Vasc;
- means for supplying the first fixed voltage to a second end of the first voltage dividing resistor circuit and the second fixed voltage to a second end of the second voltage dividing resistor circuit during first periods, and supplying the second fixed voltage to the second end of the first voltage dividing resistor circuit and the first fixed voltage to the second end of the second voltage dividing resistor circuit during second periods alternating with the first periods; and
- means for supplying the adjustable midpoint voltage Vasc to the junction point where the first end of the first voltage dividing resistor circuit is connected to the first end of the second voltage dividing resistor circuit.
- 24. A liquid crystal display device according to claim 23, wherein the TFT liquid crystal display panel further includes a scanning line;
- wherein the pixel electrode is associated with the scanning line;
- wherein the display signal includes a scanning line period corresponding to the scanning line; and
- wherein the liquid crystal display device further comprises polarity inverting means connected to the first voltage dividing resistor circuit and the second voltage dividing resistor circuit for inverting polarities of the positive gradation voltages and the negative gradation voltages at predetermined intervals each corresponding to at least two of the scanning line of period of the display signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-207268 |
Jul 1993 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/432,864 filed on May 2, 1995, now abandoned, which is a continuation of application Ser. No. 08/281,575 filed on Jul. 28, 1994, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4789223 |
Kashara et al. |
Dec 1988 |
|
5250937 |
Kikuo et al. |
Oct 1993 |
|
Foreign Referenced Citations (4)
Number |
Date |
Country |
532191 |
Mar 1993 |
EPX |
63-19628 |
Jan 1988 |
JPX |
3-177890 |
Aug 1991 |
JPX |
4-70611 |
Nov 1992 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Hitachi LED Driver Data Book, Hitachi, Ltd., Mar. 1990, pp. 650-665 (Japanese edition) and pp. 910-929 (English edition). |
Nikkei Electronics, Nikkei McGraw-Hill, Sep. 10, 1994, pp. 211-240 (in Japanese). |
Continuations (2)
|
Number |
Date |
Country |
Parent |
432864 |
May 1995 |
|
Parent |
281575 |
Jul 1994 |
|