The above and other features and advantages of the present invention will become more apparent to those of ordinary skill in the art by describing in detail exemplary embodiments thereof with reference to the attached drawings, in which:
Korean Patent Application No. 10-2006-0103140 filed on Oct. 23, 2006, and No. 10-2006-0130827, filed on Dec. 20, 2006, in the Korean Intellectual Property Office, and entitled: “Method of Driving Plasma Display Apparatus,” is incorporated by reference herein in its entirety.
Embodiments of the present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the invention are illustrated. Aspects of the invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art.
In the figures, the dimensions of regions may be exaggerated for clarity of illustration. Like reference numerals refer to like elements throughout the specification.
Hereinafter, the present invention will be described more fully with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown.
Referring to
The A electrodes A1 through Am may be arranged in a uniform pattern on the second substrate 106 facing towards the first substrate 100. The second dielectric layer 110 may be coated on the A electrodes A1 through Am. The barrier ribs 114 may be formed on the second dielectric layer 110, and may extend parallel to the A electrodes A1 through Am. The barrier ribs 114 may define a respective discharge area of each discharge cell, and may prevent optical interference between the discharge cells. The phosphor layers 112 are may be on the second dielectric layer 110 on the A electrodes A1 through Am between the barrier ribs 114. Phosphor layers emitting red light, green light, and blue light may be sequentially disposed.
The X electrodes X1 through Xn and the Y electrodes Y1 through Yn may be arranged in a uniform pattern on the first substrate 100 facing toward the second substrate 106, and may be arranged to overlap and cross, e.g., perpendicularly cross, the A electrodes A1 through Am. Each crossing point may be associated with a corresponding discharge cell. Each of the X electrodes X1 through Xn and each of the Y electrodes Y1 through Yn may include transparent electrodes Xna and Yna and metal electrodes Xnb and Ynb. The transparent electrodes Xna and Yna may include a transparent conductive material, e.g., indium tin oxide (ITO), etc, and the metal electrodes Xnb and Ynb may include a material having high conductivity: e.g., metal. The first dielectric layer 102 may coat the X electrodes X1 through Xn and the Y electrodes Y1 through Yn, e.g., may be arranged on the first substrate 100 and may completely and/or substantially completely coat exposed surfaces of the X electrodes X1 through Xn, and the Y electrodes Y1 through Yn. The protective layer 104, for protecting the PDP 1 from strong electric fields, may include, e.g., a MgO layer, and may coat the first dielectric layer 102, e.g., may be arranged on the first dielectric layer 102 and may completely and/or substantially completely coat an entire surface of the first dielectric layer 102. Gas for forming plasma may be sealed in a discharge space 108.
Embodiments of the invention are not limited to the exemplary PDP shown in
Referring to
Referring to
Referring to
The first voltage applying unit 403 may include a third switching device S3 having one terminal connected to ground and another terminal connected to the switching unit 407. The ninth voltage applying unit 401 may include a fifth switching device S5 having one terminal connected to a ninth voltage Vs source and another terminal connected to the switching unit 407. The sustain pulse applying unit 40 comprising the first voltage applying unit 403 and the ninth voltage applying unit 401 may alternatively turn on the third switching device S3 and the fifth switching device S5 in order to generate a sustain pulse.
The second voltage applying unit 405 may include a fourth switching device S4 having one terminal connected to a second voltage source, which may supply the second voltage Vb, and another terminal connected to the respective X electrode(s) (the first terminal(s) of the panel capacitors Cp) of the PDP 1 and the switching unit 407. When the fourth switching device S4 is turned on, the second voltage Vb may be output to the respective X electrode(s) (the first terminal(s) of the panel capacitors Cp) of the PDP 1.
The energy recovery unit 42 may include an energy storage unit 420 that stores charges from the respective panel capacitors Cp, an energy recovery switching unit 422 that is connected to the energy storage unit 420, and an inductor L1 having one end connected to the energy recovery switching unit 422 and another end connected to the respective X electrode(s) (the first terminal(s) of the panel capacitors Cp) of the PDP 1. The energy recovery switching unit 422 may control the charges stored in the energy storage unit 420 that are to be accumulated in the panel capacitor Cp or charges of the panel capacitor Cp that are to be stored in the energy storage unit 420.
The energy storage unit 420 may include a second capacitor C2 for storing the charges of the panel capacitor Cp.
The energy recovery switching unit 422 may include a first switching device S1 and a second switching device S2 each having one terminal connected to the energy storage unit 420 and another terminal connected to the inductor L1. First and second diodes D1 and D2 may be connected in different directions relative to the inductor L1 and may be connected between the first switching device S1 and the second switching device S2.
Exemplary operation of the energy recovery unit 42 will be described below. If the second switching device S2 of the energy recovery switching unit 422 is turned on, charges of the respective panel capacitor Cp may be stored in the second capacitor C2 through the inductor L1, the second diode D2, and the second switching device S2. If the first switching device S1 of the energy recovery switching unit 422 is turned on, charges stored in the second capacitor C2 may be accumulated in the panel capacitors Cp through the first switching device S1, the first diode D1, and the inductor L1.
The switching unit 407 may include one terminal connected to the sustain pulse applying unit 40 and another terminal connected to the second voltage applying unit 405. The switching unit 407 may be connected between the respective X electrode(s) (the first terminal(s) of the panel capacitors Cp) of the PDP 1 and ground, and may include a sixth switching device S6. The switching unit 407 may perform a switching operation in order to apply the sustain pulse output from the sustain pulse applying unit 40 to the respective X electrode(s) of the PDP 1 and may prevent the second voltage Vb, which may be output from the second voltage applying unit 405, from flowing to the sustain pulse applying unit 410. More particularly, e.g., the sixth switching device S6 may be turned on in order to supply the sustain pulse to the respective X electrode(s) (the first terminal(s) of the panel capacitors Cp) of the PDP, and may be turned off in order to prevent the second voltage Vb from flowing to the sustain pulse applying unit 40.
Referring to
The sustain pulse applying unit 50 may include a ninth voltage applying unit 501 that may output a ninth voltage Vs to a first node N1, and a first voltage applying unit 503 that may output the first voltage Vg, e.g., a ground voltage, to the first node N1. The first switching unit 505 may include a seventh switching device S7 having one terminal connected to the first node N1 and another terminal connected to a second node N2. The second switching unit 517 may include a fifteenth switching device S15 having one terminal connected to the second node N2 and another terminal connected to a third node N3. The tenth voltage applying unit 507, which may be connected between the first node N1 and the second node N2, may gradually increase a third voltage Vs that may be the same as the ninth voltage Vs to the level of a tenth voltage Vset, and may output the third voltage Vs to the second node N2. That is, in the following description, it will be assumed that the ninth voltage Vs is the same as the third voltage Vs.
The fifth voltage applying unit 509, which may be connected between the third node N3, may gradually lower the third voltage Vs to a level of a fifth voltage Vnf, and outputs the third voltage Vs to the third node N3. The scan switching unit 511 may include a first scan switching device SC1 and a second scan switching device SC2, which may be serially connected to each other.
A fourth node N4, which may be disposed between the first scan switching device SC1 and the second scan switching device SC2, may be connected to the Y electrode(s) (the second terminal(s) of the panel capacitors Cp) of the PDP. The sixth voltage applying unit 513 may include a sixth capacitor C6 and may be connected to a sixth voltage source and the first scan switching device SC1, and may output a sixth voltage Vsch to the first scan switching device SC1.
The seventh voltage applying unit 515 may be connected to the third node N3 and the second scan switching device SC2 and may output a seventh voltage Vscl. The energy recovery unit 52 may accumulate charges in the panel capacitor Cp and/or store charges in the respective panel capacitor Cp.
The ninth voltage applying unit 501 may include an eighth switching device S8 having one terminal connected to a ninth voltage source and another terminal connected to the first node N1. The first voltage applying unit 503 may include a ninth switching device S9 having one terminal connected to ground and another terminal connected to the first node N1. The sustain pulse applying unit 50, which may include the ninth voltage applying unit 501 and the first voltage applying unit 503, may alternatively turn on the eighth switching device S8 and the ninth switching device S9 in order to generate a sustain pulse.
The tenth voltage applying unit 507 may include a fourth capacitor C4 and a tenth switching device S110. One terminal of the fourth capacitor C4 may be connected to the first node N1 and another terminal thereof may be connected to a tenth voltage source, which may supply a tenth voltage Vset. The tenth switching device S10 may be connected between the tenth voltage source and the second node N3.
If the seventh switching device S7 of the first switching unit 505 is turned off, the fifteenth switching device S15 of the second switching unit 617 is turned on, the eighth switching device S8 of the first voltage applying unit 601 and the tenth switching device S10 of the third voltage applying unit 607 are turned on, a voltage corresponding to the third voltage Vs may be passed to the fourth capacitor C4, and a voltage at the third node N3 may gradually rise to a fourth voltage Vset+Vs.
The fifth voltage applying unit 509 may include an eleventh switching device S11 having one terminal connected to the third node N3 and another terminal connected to a fifth voltage source, which may supply the fifth voltage Vnf. If the eighth switching device S8 of the ninth voltage applying unit 501, the seventh switching device S7 of the first switching unit 505, the fifteenth switching device S115 of the second switching unit 517, and the eleventh switching device S11 of the fifth voltage applying unit 509 are turned on, a voltage at the third node N3 may gradually fall from the level of the third voltage Vs to the level of the fifth voltage Vnf.
The seventh voltage applying unit 515 may include a twelfth switching device S12 connected between the third node N3 and may be connected the seventh voltage source, which may supply the seventh voltage Vscl. If the twelfth switching device S12 is turned on, the seventh voltage Vscl may be output to the third node N2.
If the first scan switching device SC1 of the scan switching unit 511 is turned on and the second scan switching device SC2 of the scan switching unit 511 is turned off, the sixth voltage Vsch may be output to the Y electrode(s) (the second terminal(s) of panel capacitors Cp) through the fourth node N4. If the first scan switching device SC1 of the scan switching unit 511 is turned off and the second scan switching device SC2 thereof is turned on, each voltage output to the third node N3, e.g., the third voltage Vs, the ground voltage Vg, the fourth voltage Vs+Vset, the fifth voltage Vnf, and the seventh voltage Vscl, may be output to the Y electrode(s) (the second terminal(s) of panel capacitors Cp) through the fourth node N4.
The energy recovery unit 52 may include an energy storage unit 520, an energy recovery switching unit 522, and an inductor L2. The energy storage unit 520 may store charges from the panel capacitors Cp. The energy recovery switching unit 522 may be connected to the energy storage unit 520, and may control the charges stored in the energy storage unit 520 that may be accumulated in the panel capacitors Cp or charges of the panel capacitors Cp to be stored in the energy storage unit 520. One terminal of the inductor L2 may be connected to the energy recovery switching unit 522 and another terminal of the inductor L2 may be connected to the first node N1.
The energy storage unit 520 may include a fifth capacitor C5 for storing the charges of the panel capacitors Cp.
The energy recovery switching unit 522 may include a thirteenth switching device S13 and a fourteenth switching device S14 each having one terminal connected to the energy storage unit 520 and another terminal connected to the inductor L2. Third and fourth diodes D3 and D4 may be connected in different directions relative to the inductor L2, between the thirteenth switching device S13 and the fourteenth switching device S14.
Exemplary operation of the energy recovery unit 52 will be described below under the condition that the seventh switching device S7 of the first switching unit 505 and the second scan switching device SC2 of the scan switching unit 511 are turned on. If the fourteenth switching device S14 of the energy recovery switching unit 522 is turned on, the charges of the respective panel capacitor(s) Cp may be stored in the fifth capacitor C5 through the inductor L2, the fourth diode D4, and the fourteenth switching device S14. If the thirteenth switching device S13 of the energy recovery switching unit 522 is turned on, the charges stored in the fifth capacitor C5 may be stored in the respective panel capacitor(s) Cp through the thirteenth switching device S13, the third diode D3, and the inductor L2.
Referring to
During the reset period PR, all of the discharge cells may be initialized. The reset period PR may be divided into a first reset period PR1, a second reset period PR2, and a third reset period PR3.
During the reset period PR, the first voltage Vg may be applied to the address electrodes A1 through Am.
During the first reset period PR1, the first voltage Vg, e.g., a ground voltage, may be applied to the X electrodes X1 through Xn, and, for a predetermined period of time of the first reset period PR1, the first voltage Vg may be applied to the Y electrodes Y1 through Yn. Then, a ramp pulse waveform voltage that continues to rise from the third voltage, e.g., the ninth voltage Vs, to the fourth voltage Vs+Vset may be applied to the Y electrodes Y1 through Yn.
During the second reset period PR2, a ramp pulse waveform voltage that continues to rise from the first voltage Vg to the second voltage Vb may be applied to the X electrodes X1 through Xn, and the third voltage Vs may be applied to the Y electrodes Y1 through Yn.
During the third reset period PR3, the X electrodes X1 through Xn may be biased with the second voltage Vb, and a ramp pulse waveform voltage that continues to fall from the third voltage Vs to the fifth voltage Vnf may be applied to the Y electrodes Y1 through Yn.
More particularly, during the second reset period PR2, the ramp pulse waveform voltage that continues to rise from the first voltage Vg to the second voltage Vb may be applied to the X electrodes X1 through Xn by applying the charges stored in the energy recovery circuit 42 illustrated in
During the second reset period PR2, the first switching device S1 illustrated in
The fourth switching device S4 illustrated in
The exemplary embodiment described above with regard to
During the address period PA, discharge cells in which a sustain discharge is to occur during a subsequent sustain period PS may be selected. During the address period PA, the second voltage Vb may be continuously applied to the X electrodes, X1 through Xn, scan pulses may be sequentially applied to the Y electrodes Y1 through Yn, and a display data signal may be applied to the address electrodes A1 through Am in synchronization with the scan pulses so that an address discharge may be executed. Each of the scan pulses may correspond to a drop from the sixth voltage Vsch to the seventh voltage Vscl, which is lower than the sixth voltage Vsch. More particularly, during the address period PA, as shown in
During the sustain period PS, sustain pulses may be alternately applied to the X electrodes X1 through Xn and the Y electrodes Y1 through Yn, so that a sustain discharge may be performed. Brightness of a unit field including a plurality of subfields SFs may correspond to execution of a sustain discharge during each of the subfields SFs and based on gray level weights allocated to each of the subfields SFs. The sustain pulses may alternate between the level of the ninth voltage Vs and the level of the first voltage Vg. As discussed above, in the exemplary embodiments described herein, the ninth voltage Vs is assumed to be the same as the third voltage Vs.
Only differences between the exemplary embodiment illustrated in
During the first address period PA1, the X electrodes X1 through Xn may be biased with the second voltage Vb.
During the second address period PA2, a ramp pulse waveform voltage that continues to fall from the second voltage Vb to the first voltage Vg may be applied to the X electrodes X1 through Xn by recovering the charges stored in the respective panel capacitor(s) Cp with the energy recovery circuit 42 illustrated in
The second switching device S2 illustrated in
The third switching device S3 illustrated in
In some embodiments of the invention, the fourth switching device S4 may be turned on during the second reset period PR2, may be maintained on during the third reset period PR3, may be maintained on during the first address period PA1 to a predetermined point before the second address period PA2, and may be turned off during a remainder of the first address period PA1, the second address period PA2, and the sustain period PS.
The exemplary embodiment described above with regard to
Referring to
The reset period PR′, during which all of the discharge cells may be initialized, may be divided into the first reset period PR1, the second reset period PR2, a third reset period PR3′, and a fourth reset period PR4.
During the first reset period PR1, the first voltage Vg, e.g., a ground voltage, may be applied to the X electrodes X1 through Xn, and the first voltage Vg may also be applied to the Y electrodes Y1 through Yn during a predetermined period of time of the first reset period PR1 before a ramp pulse waveform voltage that continues to rise from the third voltage Vs to the fourth voltage Vs+Vset may be applied to the Y electrodes Y1 through Yn.
During the second reset period PR2, a ramp pulse waveform voltage that continues to rise from the first voltage Vg to the second voltage Vb may be applied to the X electrodes X1 through Xn, and the third voltage Vs may be applied to the Y electrodes Y1 through Yn.
During the third reset period PR3′ and the fourth reset period PR4, a ramp pulse waveform voltage that continues to fall from the third voltage Vs to the fifth voltage Vnf may be applied to the Y electrodes Y1 through Yn and the eleventh switching device S11, illustrated in
During the third reset period PR3′, the X electrodes X1 through Xn may be biased with the second voltage Vb. During the fourth reset period PR4, a voltage may not be applied to the X electrodes X1 through Xn and the X electrodes X1 through Xn may be electrically floating.
Referring to
During the reset period PR′, the first voltage Vg may be applied to the address electrodes A1 through Am.
During the second reset period PR2, a ramp pulse waveform voltage that continues to rise from the first voltage Vg to the second voltage Vb may be applied to the X electrodes X1 through Xn by applying the charges stored in the energy recovery circuit 42 illustrated in
Accordingly, the first switching device S1 illustrated in
The fourth switching device S4 illustrated in
The exemplary embodiment described above with regard to
Only differences between the exemplary embodiment illustrated in
Referring to
More particularly, in the exemplary embodiment illustrated in
During the third reset period PR3′ and the fourth reset period PR4, a ramp pulse waveform voltage that continues to fall from the third voltage Vs to the fifth voltage Vnf may be applied to the Y electrodes Y1 through Yn. During the address period PA″, a scan pulse having the seventh voltage Vscl may be applied to the Y electrodes Y1 through Yn, which may be biased with a sixth voltage Vsch. During the fourth reset period PR4 and an initial stage predetermined portion of the address period PA″, a voltage may not be applied to the X electrodes X1 through Xn and the X electrodes X1 through Xn may be electrically floating before the second voltage Vb may be applied to the X electrodes X1 through Xn.
The exemplary voltage application waveform is described below with regard to a switching operation of the fourth and eleventh switching devices S4, S11. The eleventh switching device S11 illustrated in
The exemplary embodiment described above with regard to
Referring to
Referring to
Embodiment of methods of driving a plasma display apparatus according to one or more aspects of present invention may reduce an amount of a hard switching current corresponding to a voltage applied to X electrodes during a reset period or an address period, and may reduce reactive power consumption and EMI.
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims. Exemplary embodiments of the present invention have been disclosed herein, and although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation.
Number | Date | Country | Kind |
---|---|---|---|
10-2006-0103140 | Oct 2006 | KR | national |
10-2006-0130827 | Dec 2006 | KR | national |