This application claims the benefit of Korea Patent Application No. filed on, the entire contents of which is incorporated herein by reference for all purposes as if fully set forth herein.
1. Field
Embodiments relate to a method of driving a plasma display panel.
2. Description of the Background Art
A plasma display panel includes a phosphor layer inside discharge cells partitioned by barrier ribs and a plurality of electrodes.
When driving signals are applied to the electrodes of the plasma display panel, a discharge occurs inside the discharge cells. More specifically, when the discharge occurs in the discharge cells by applying the driving signals to the electrodes, a discharge gas filled in the discharge cells generates vacuum ultraviolet rays, which thereby cause phosphors between the barrier ribs to emit visible light. An image is displayed on the screen of the plasma display panel using the visible light.
In one aspect, there is a method of driving a plasma display panel including a plurality of scan electrodes, a plurality of sustain electrodes, and a plurality of address electrodes, the method comprising supplying a data signal to at least one of the plurality of address electrodes during an address period of at least one subfield of a plurality of subfields, and supplying a first signal opposite a direction of the data signal to at least one of the plurality of address electrodes, to which the data signal will be supplied, during a reset period prior to the address period.
In another aspect, there is a method of driving a plasma display panel including a plurality of scan electrodes, a plurality of sustain electrodes, and a plurality of address electrodes, the method comprising supplying scan signals to the plurality of scan electrodes during an address period of at least one subfield of a plurality of subfields, supplying second signals opposite a direction of the scan signals to the plurality of scan electrodes during a reset period prior to the address period, sequentially supplying the scan signals to two non-adjacent scan electrodes of the plurality of scan electrodes, and sequentially supplying the second signals to two non-adjacent scan electrodes of the plurality of scan electrodes.
In still another aspect, there is a method of driving a plasma display panel including a plurality of scan electrodes, a plurality of sustain electrodes, and a plurality of address electrodes, the method comprising supplying a scan signal to the plurality of scan electrodes and supplying a data signal corresponding to the scan signal to at least one of the plurality of address electrodes during an address period of at least one selective write subfield of a plurality of subfields of a frame, at least one of remaining subfields excluding the at least one selective write subfield from the plurality of subfields being a selective erase subfield, and supplying a first signal opposite a direction of the data signal to at least one of the plurality of address electrodes, to which the data signal will be supplied, and supplying a second signal opposite a direction of the scan signal to the plurality of scan electrodes during a reset period prior to the address period.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention. In the drawings:
Reference will now be made in detail embodiments of the invention examples of which are illustrated in the accompanying drawings.
As shown in
The plasma display panel 100 may include scan electrodes Y1 to Yn and sustain electrodes Z1 to Zn positioned substantially parallel to each other and address electrodes X1 to Xm crossing the scan electrodes Y1 to Yn and the sustain electrodes Z1 to Zn.
The driver 110 may supply driving signals to at least one of the scan electrodes Y1 to Yn, the sustain electrodes Z1 to Zn, or the address electrodes X1 to Xm to thereby display an image on the screen of the plasma display panel 100.
Although
As shown in
An upper dielectric layer 204 may be formed on the scan electrode 202 and the sustain electrode 203 to limit a discharge current of the scan electrode 202 and the sustain electrode 203 and to provide insulation between the scan electrode 202 and the sustain electrode 203.
A protective layer 205 may be formed on the upper dielectric layer 204 to facilitate discharge conditions. The protective layer 205 may be formed of a material having a high secondary electron emission coefficient, for example, magnesium oxide (MgO).
A lower dielectric layer 215 may be formed on the address electrode 213 to provide insulation between the address electrodes 213.
Barrier ribs 212 of a stripe type, a well type, a delta type, a honeycomb type, etc. may be formed on the lower dielectric layer 215 to partition discharge spaces (i.e., discharge cells). Hence, a first discharge cell emitting red light, a second discharge cell emitting blue light, and a third discharge cell emitting green light, etc. may be formed between the front substrate 201 and the rear substrate 211. In addition to the first, second, and third discharge cells, a fourth discharge cell emitting white light or yellow light may be further provided.
Widths of the first, second, and third discharge cells may be substantially equal to one another. Further, a width of at least one of the first, second, and third discharge cells may be different from widths of the other discharge cells. For example, the first discharge cell may have a minimum width, and widths of the second and third discharge cells may be greater than the width of the first discharge cell. The width of the second discharge cell may be substantially equal to or different from the width of the third discharge cell. Hence, a color temperature of an image displayed on the plasma display panel 100 can be improved.
The barrier rib 212 may have various structures as well as the structure shown in
Although
Each of the discharge cells partitioned by the barrier ribs 212 may be filled with a discharge gas. The discharge gas may include xenon (Xe) and neon (Ne). The discharge gas may further include at least one of argon (Ar) and helium (He).
A phosphor layer 214 may be formed inside the discharge cells to emit visible light for an image display during an address discharge. For example, first, second, and third phosphor layers that respectively produce red, blue, and green light may be formed inside the discharge cells. In addition to the first, second, and third phosphor layers, a fourth phosphor layer generating white light and/or yellow light may be further provided.
A thickness of at least one of the first, second, and third phosphor layers may be different from thicknesses of the other phosphor layers. For instance, a thickness of the second phosphor layer or the third phosphor layer may be greater than a thickness of the first phosphor layer. The thickness of the second phosphor layer may be substantially equal or different from the thickness of the third phosphor layer.
A black layer (not shown) capable of absorbing external light may be further formed on the barrier rib 212 so as to prevent the external light from being reflected by the barrier rib 212. Further, another black layer (not shown) may be further formed at a predetermined location of the front substrate 201 corresponding to the barrier rib 212.
While the address electrode 213 may have a substantially constant width or thickness, a width or thickness of the address electrode 213 inside the discharge cell may be different from a width or thickness of the address electrode 213 outside the discharge cell. For example, a width or thickness of the address electrode 213 inside the discharge cell may be greater than a width or thickness of the address electrode 213 outside the discharge cell.
As shown in
Although it is not shown, at least one of the plurality of subfields may be subdivided into a reset period for initializing the discharge cells, an address period for selecting cells to be discharged, and a sustain period for representing a gray level depending on the number of discharges.
For example, if an image with 256-gray level is to be displayed, as shown in
The number of sustain signals supplied during the sustain period may determine a gray level of each of the subfields. For example, in such a method of setting a gray level of a first subfield to 20 and a gray level of a second subfield to 21, the sustain period increases in a ratio of 2n (where, n=0, 1, 2, 3, 4, 5, 6, 7) in each of the subfields. Hence, various gray levels of an image may be achieved by controlling the number of sustain signals supplied during the sustain period of each subfield depending on a gray level of each subfield.
Although
As shown in
During an address period AP following the reset period RP, a scan signal Scan may be supplied to the scan electrode Y. A direction of the scan signal Scan may be opposite to a direction of the second signal S2. A data signal Data corresponding to the scan signal Scan may be supplied to the address electrode X. A direction of the data signal Data may be opposite to a direction of the first signal S1. An address discharge may occur inside the discharge cell, to which the data signal Data is supplied, due to a voltage difference between the scan signal Scan and the data signal Data. A third bias voltage Vb3 may be supplied to the sustain electrode Z so as to prevent the address discharge from unstably occurring because of the sustain electrode Z.
A pulse width of a scan signal supplied to the scan electrode during an address period of at least one subfield of a plurality of subfields may be different from pulse widths of negative polarity signals in other subfields. A pulse width of a scan signal in a subfield may be greater than a pulse width of a scan signal in a next subfield in time order. For example, a pulse width of the scan signal may be gradually reduced in order of 2.6 μs, 2.3 μs, 2.1 μs, 1.9 μs, etc., or may be reduced in order of 2.6 μs, 2.3 μs, 2.3 μs, 2.1 μs, . . . , 1.9 μs, 1.9 μs, etc. in the successively arranged subfields.
During a sustain period SP following the address period AP, a sustain signal sus may be supplied to at least one of the scan electrode Y or the sustain electrode Z. For example, the sustain signals sus may be alternately supplied to the scan electrode Y and the sustain electrode Z. As a wall voltage inside the discharge cell selected by performing the address discharge is added to a sustain voltage Vs of the sustain signal sus, every time the sustain signal sus is supplied, a sustain discharge, i.e., a display discharge may occur between the scan electrode Y and the sustain electrode Z.
As shown in
The first signal S1 corresponding to the second signal S2 may be supplied to the plurality of address electrodes X at the substantially same application time point. For example, when the second signal S2 is supplied to the first scan electrode Y1, the first signals S1 may be simultaneously supplied to the plurality of address electrodes X. Further, when the second signal S2 is supplied to the n-th scan electrode Yn, the first signals S1 may be simultaneously supplied to the plurality of address electrodes X.
The first signal S1 may be selectively supplied to the discharge cells to receive the data signal Data. Namely, a reset operation may be performed using the same method as an addressing method.
For example, as shown in (a) of
In other words, a reset discharge may occur in the discharge cell, in which an address discharge will occur, due to the first and second signals S1 and S2. On the other hand, a reset discharge may not occur in the discharge cell, in which an address discharge will not occur, because the first signal S1 is not supplied.
As above, an amount of light generated by a reset discharge may be reduced by selectively supplying the first signal S1 in the discharge cell, in which an address discharge will occur. Hence, a dark luminance may be reduced, and contrast characteristic may be improved.
In
As shown in
A voltage magnitude ΔV1 of the first signal S1 may be substantially equal to a voltage magnitude ΔV2 of the data signal Data. In this case, because the first signal S1 is generated using a voltage circuit generating the data signal Data, a separate voltage circuit for the first signal S1 is not necessary. Hence, a simplicity of the circuit and a reduction in the manufacturing cost may be achieved.
During the reset period, a first bias voltage Vb1 greater than a ground level voltage GND may be supplied to the plurality of address electrodes X. The first signal S1 may start from the first bias voltage Vb1.
As above, when the first bias voltage Vb1 and the first signal S1 starting from the first bias voltage Vb1 are subsequently supplied to the address electrodes during the reset period, it may be advantageous that a voltage difference between the scan electrode and the address electrode during the reset period is set to a value suitable for the reset discharge. Hence, the rest discharge may be stabilized.
The first bias voltage Vb1 may be substantially equal to a maximum voltage Vd of the data signal Data. The first bias voltage Vb1 may be generated using the voltage circuit generating the data signal Data.
A voltage magnitude ΔV3 of the second signal S2 may be substantially equal to a voltage magnitude ΔV4 of the scan signal Scan. In this case, because the second signal S2 is generated using a voltage circuit generating the scan signal Scan, a separate voltage circuit for the second signal S2 is not necessary. Hence, a simplicity of the circuit and a reduction in the manufacturing cost may be achieved.
During the reset period, a second bias voltage Vb2 greater than the ground level voltage GND may be supplied to the plurality of scan electrodes Y. The second signal S2 may start from the second bias voltage Vb2.
As above, when the second bias voltage Vb2 and the second signal S2 starting from the first bias voltage Vb1 are subsequently supplied to the scan electrodes Y during the reset period, it may be advantageous in the reset discharge by relatively increasing a voltage difference between the scan electrode and the address electrode during the reset period. Hence, the rest discharge may be stabilized.
The second bias voltage Vb2 may be substantially equal to a maximum voltage Vs of the sustain signal sus. The second bias voltage Vb2 may be generated using a voltage circuit generating the sustain signal sus.
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
A difference between supply time points of the second signals S2 supplied to two successively positioned scan electrodes among the plurality of scan electrodes may be substantially equal to a difference between supply time points of the second signals S2 supplied to another two successively positioned scan electrodes. For example, if the second signals S2 are sequentially supplied to the first, second, and third scan electrodes Y1, Y2, and Y3, a difference t1 between a supply time point of the second signal S2 supplied to the first scan electrode Y1 and a supply time point of the second signal S2 supplied to the second scan electrode Y2 may be substantially equal to a difference t1 between a supply time point of the second signal S2 supplied to the second scan electrode Y2 and a supply time point of the second signal S2 supplied to the third scan electrode Y3.
As shown in
Further, if the second signals S2 are sequentially supplied to the first, second, and third scan electrodes Y1, Y2, and Y3, a difference t2 between a supply time point of the second signal S2 supplied to the first scan electrode Y1 and a supply time point of the second signal S2 supplied to the second scan electrode Y2 may be substantially equal to a difference t2 between a supply time point of the second signal S2 supplied to the second scan electrode Y2 and a supply time point of the second signal S2 supplied to the third scan electrode Y3.
As shown in
As shown in
As shown in
As above, the number of switching operations of a switching element may be reduced by adjusting the supply order of the second signal S2. Hence, a noise and electromagnetic interference (EMI) may be reduced and an electrical damage of the switching element may be prevented. For example, it is assumed that first to sixth discharge cells are positioned in an arrangement order of the scan electrodes Y1 to Y6, the first, third, and fifth discharge cells are turned on, and the second, fourth, and sixth discharge cells are turned off. In this case, the second signals S2 are sequentially supplied to the 6 scan electrodes Y1 to Y6, 6 switching operations are performed to supply the data signal. On the other hand, if the second signals S2 are supplied in order of the scan electrodes Y1, Y3, Y5, Y2, Y4, and Y6, 2 switching operations are performed to supply the data signal.
As shown in
In case a frame includes a total of 8 subfields SF1 to SF8, the first subfield SF1 is called a first part, and the second to eighth subfields SF2 to SF8 are called a second part, the first part may be a selective write subfield, and the second part may include at least one selective erase subfield.
Preferably, in the frame, all the selective erase subfields may follow at least one selective write subfield. For example, if the first subfield SF1 is a selective write subfield, the second to eighth subfields SF2 to SF8 may be selective erase subfields.
During a reset period of at least one selective write subfield, the first signal S1 may be supplied to at least one address electrode to which the data signal will be supplied, and the second signal S2 may be supplied to the plurality of scan electrodes.
For example, as shown in
As above, a dark luminance may be reduced and insufficiency of driving time resulting from the supply of the first and second signals S1 and S2 may be compensated for while improving the contrast characteristics by performing a reset operation using the first and second signals S1 and S2 in at least one selective write subfield and omitting a supply of the first and second signals S1 and S2 in a selective erase subfield.
In a selective write subfield, the discharge cell to which the scan signal is supplied during an address period may be turned on during a sustain period following the address period. More specifically, in a selective write subfield, all the discharge cells are turned off during a reset period, and then the discharge cells selected by generating an address discharge are turned on during an address period. Subsequently, a sustain discharge occurs inside the selected discharge cells during a sustain period to thereby display an image.
In a selective erase subfield, the discharge cell to which a scan signal is supplied during an address period may be turned off during a sustain period following the address period. More specifically, in a selective erase subfield, all the discharge cells are turned on during a reset period, and then the discharge cells selected by generating an address discharge are turned off during an address period. Subsequently, a sustain discharge occurs inside the non-selected discharge cells during a sustain period to thereby display an image.
Because the discharge cells to be turned on during the sustain period have to be selected during the address period of the selective write subfield, a sufficient amount of wall charges have to be accumulated during the address discharge. Accordingly, it may be preferable that a pulse width of the scan signal supplied during the address period of the selective write subfield is sufficiently wide.
On the other hand, because the discharge cells to be turned off during the sustain period have to be selected during the address period of the selective erase subfield, a sufficient amount of wall charges have to be erased during the address discharge. Accordingly, it may be preferable that a pulse width of the scan signal supplied during the address period of the selective erase subfield is sufficiently narrow.
As shown in
As shown in
Although it is not shown, at least one of a voltage magnitude and a pulse width of a data signal supplied during an address period of a selective erase subfield may be smaller than a voltage magnitude and a pulse width of a data signal supplied during an address period of a selective write subfield.
Because discharge cells to be turned off have to be selected in a selective erase subfield, a selective erase subfield may be turned on by turning on a previous subfield of the selective erase subfield. Because the discharge cells to be turned off are selected from on-discharge cells in the previous subfield, a reset period may be omitted in the selective erase subfield. Namely, a supply of the first and second signals S1 and S2 may be omitted in the selective erase subfield.
In
Although
In
A gray level of 1 is achieved by turning on the first subfield SF1 and turning off the other subfields SF2 to SF8. In this case, because the second to eighth subfields SF2 to SF8 being the selective erase subfield are turned off, an erase address discharge occurs by supplying the data signal to the address electrode during an address period of the second subfield SF2.
A gray level of 3 is achieved by turning on the first and second subfields SF1 and SF2. In the gray level of 3, because the second subfield SF2 has to be turned on and the third to eighth subfields SF3 to SF8 have to be turned off in the gray level of 3, an erase address discharge occurs in the third subfield SF3 by not supplying the data signal in the second subfield and supplying the data signal in the third subfield SF3. A gray level of 7 is achieved by turning on the first to third subfields SF1 to SF3, and a gray level of 15 is achieved by turning on the first to fourth subfields SF1 to SF4.
A gray level of 31 is achieved by turning on the first to fifth subfields SF1 to SF5, a gray level of 63 is achieved by turning on the first to sixth subfields SF1 to SF6, a gray level of 127 is achieved by turning on the first to seventh subfields SF1 to SF7, and a gray level of 255 is achieved by turning on all the subfields SF1 to SF8.
In the method illustrated in
As above, if a frame includes a selective erase subfield (i.e., the second to eighth subfields), an incremental coding method, in which subfields constituting the frame are sequentially selected according to position order, may be used.
A reason why one frame includes at least one selective write subfield and at least one selective erase subfield is described below.
As described above, a pulse width of the scan signal in a selective erase subfield may be smaller than a pulse width of the scan signal in a selective write subfield, and a reset period may be omitted in the selective erase subfield. Therefore, a length of the selective erase subfield may be shorter than a length of the selective erase subfield.
Accordingly, if one frame includes only selective erase subfields, the number of subfields constituting one frame may increase, and thus a false contour noise may be prevented. On the other hand, if one frame includes only selective erase subfields, all of discharge cells have to be turned on in a first arranged subfield among the selective erase subfields. Therefore, a black luminance may increase, and contrast characteristic may worsen.
If one frame includes only selective write subfields, only on-discharge cells are selected during an address period, and the selected discharge cells are turned on during a sustain period. Namely, because only the selected discharge cells are turned on in an off-state of all of discharge cells, the contrast characteristic may sufficiently increase. On the other hand, if one frame includes only selective write subfields, each of all the selective write subfields has to include a reset period. Therefore, the number of subfields constituting one frame may decrease, and a false contour noise may increase.
If one frame includes at least one selective write subfield and at least one selective erase subfield, an image is displayed in one frame by arranging the selective write subfield prior to the selective erase subfield and turning off the discharge cell selected in the selective write subfield in the selective erase subfield following the selective write subfield. In this case, because discharge cells selectively turned on in a selective write subfield may be selectively turned off in a selective erase subfield without turning on all of discharge cells, contrast characteristics may be improved. Because a reset period may be omitted in the selective erase subfield, the number of subfields constituting one frame may increase.
In other words, when one frame includes at least one selective write subfield and at least one selective erase subfield, the number of subfields constituting one frame may increase, the false contour noise may be prevented, and the contrast characteristics may be improved.
When the first and second signals are supplied in at least one selective write subfield and a supply of the first and second signals is omitted in the selective erase subfield, a dark luminance may be reduced and insufficiency of driving time resulting from the supply of the first and second signals may be compensated for while improving the contrast characteristics.
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
For example, as shown in
In this case, a difference between supply time points of the second signal and the scan signal supplied to one scan electrode may be different from a difference between supply time points of the second signal and the scan signal supplied to another scan electrode. More specifically, a difference T10 between supply time points of the second signal S2 and the scan signal Scan supplied to the first scan electrode Y1 may be smaller than a difference T20 between supply time points of the second signal S2 and the scan signal Scan supplied to the second scan electrode Y2.
As above, when the second signal S2 is supplied to at least two scan electrodes of the plurality of scan electrodes at the substantially same time point, a simple driving operation may be performed.
As shown in
Any reference in this specification to “one embodiment,” “an embodiment,” “example embodiment,” etc., means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. The appearances of such phrases in various places in the specification are not necessarily all referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with any embodiment, it is submitted that it is within the purview of one skilled in the art to effect such feature, structure, or characteristic in connection with other ones of the embodiments.
Although embodiments have been described with reference to a number of illustrative embodiments thereof, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the spirit and scope of the principles of this disclosure. More particularly, various variations and modifications are possible in the component parts and/or arrangements of the subject combination arrangement within the scope of the disclosure, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2008-0043457 | May 2008 | KR | national |