Claims
- 1. A method of fabricating a bipolar junction transistor ("BJT") using a semiconductor substrate having a base, an emitter and a collector to enable a carrier current to conduct between said base and said emitter, said substrate having an interface at said emitter, the method comprising the steps of:
- forming a first polysilicon layer superjacent said interface;
- implanting said first polysilicon layer with O.sub.2 ; and
- heating said substrate such that said interface is obstructed by a silicon diode formation, thereby blocking a portion of said carrier current from passing through said interface.
- 2. The method of claim 1, further comprising the step of:
- forming a second polysilicon layer superjacent said implanted first polysilicon layer; and
- patterning said first and second polysilicon layers to form a base, a collector, and an emitter contact.
- 3. The method of claim 1, wherein said first polysilicon layer comprises a thickness of approximately 500.ANG..
- 4. The method of claim 1, wherein said O.sub.2 implant comprises a dose substantially in the range of 1.times.10.sup.10 oxygen ions/cm.sup.2 to 1.times.10.sup.12 oxygen ions/cm.sup.2.
- 5. The method of claim 1, wherein said semiconductor substrate is atomically cleaned prior to said step of forming a first polysilicon layer.
- 6. The method of claim 1, wherein said silicon dioxide formation at said interface comprises a thickness substantially in the range of 10.ANG. to 50.ANG., within approximately 200.ANG. of said interface.
- 7. A method of fabricating a bipolar junction transistor ("BJT") having a doped conductivity, configuration using a semiconductor substrate having a base, an emitter, and a collector to enable a carrier current to conduct between said base and said emitter, said emitter being implanted with a dose of a first dopant comprising at least one of B, Al, Ga, In and Tl, said substrate having an interface at said emitter, the method comprising the steps of:
- forming a polysilicon layer superjacent said interface;
- implanting said polysilicon layer with a dose of a second dopant while maintaining said doped conductivity configuration of the BJT, said second dopant comprising at least one of N, P, As, Sb and Bi; and
- heating said substrate such that said second dopant diffuses through said polysilicon layer to reside at said interface, thereby blocking a portion of said carrier current from passing through said interface.
- 8. The method of claim 7, further comprising the step of:
- patterning said polysilicon layer to form a base, a collector, and an emitter contact.
- 9. The method of claim 7, wherein said polysilicon layer comprises a thickness of substantially in the range of 0.2 .mu.m to 0.5 .mu.m.
- 10. The method of claim 7, wherein said dose of said first dopant implant is substantially in the range of 1.times.10.sup.15 ions/cm.sup.2 to 8.times.10.sup.15 ions/cm.sup.2.
- 11. The method of claim 7, wherein said dose of said second dopant implant comprises approximately 1.times.10.sup.12 ions /cm.sup.2.
- 12. The method of claim 7, wherein said semiconductor substrate is atomically cleaned prior to said step of forming a polysilicon layer.
- 13. A method of fabricating a bipolar junction transistor ("BJT") to increase current gain using a semiconductor substrate having a base, an emitter and a collector for enabling a carrier current to conduct between said base and said emitter, said substrate having an interface at said emitter, the method comprising the steps of:
- atomically clearing said interface; and
- forming a silicon dioxide obstruction at said interface, thereby blocking a portion of said carrier current from passing through said interface, wherein said step of forming a silicon dioxide obstruction comprises the step of:
- rinsing said cleaned interface with substantially boiling deionized H.sub.2 O.
- 14. The method of claim 13, further comprising the step of:
- forming a polysilicon contact superjacent said rinsed and cleaned interface.
- 15. The method of claim 13, wherein said atomically cleaning said interface comprises the step of exposing said interface to an HF solution.
- 16. The method of claim 13, wherein said forming a silicon dioxide obstruction comprises the step of:
- forming a polysilicon layer superjacent said cleaned interface while introducing O.sub.2, thereby blocking a portion of said carrier current from passing through said interface.
- 17. A method of fabricating a bipolar junction transistor ("BJT") to increase current gain using a semiconductor substrate having a base, an emitter and a collector for enabling a carrier current to conduct between said base and said emitter, the method comprising the steps of:
- atomically cleaning an interface on said substrate at said emitter;
- forming a silicon dioxide layer superjacent said semiconductor substrate; and
- roughening said interface while patterning said silicon dioxide layer, thereby blocking a portion of said carrier current from passing through said interface.
- 18. The method of claim 17, wherein said roughening said interface comprises the steps of:
- forming a layer of photoresist superjacent said silicon dioxide layer according to a pattern such that a remaining portion is exposed;
- etching said remaining portion of said silicon dioxide layer, said etching disrupting said interface, thereby blocking a portion of said career current from passing through said interface; and
- removing said photoresist from said silicon dioxide layer.
- 19. The method of claim 18, wherein said etching comprises a plasma dry etch, said plasma dry etch comprising the step of introducing a dry etch chemical, said dry etch chemical comprising at least one of CCl.sub.4, CF.sub.4, NF.sub.3, SF.sub.6, Cl.sub.2, and CCl.sub.2 F.sub.2.
RELATED APPLICATIONS
This application is a continuation application of a application, Ser. No. 08/170,542, filed on Dec. 20, 1993, now U.S. Pat. No. 5,420,050.
US Referenced Citations (9)
Continuations (1)
|
Number |
Date |
Country |
Parent |
170542 |
Dec 1993 |
|