Claims
- 1. A method of erasing an array or part of an array of nonvolatile memory cells, said cells comprising a semiconductor substrate including a source and a drain region and a channel therebetween, a floating gate extending over a portion of the drain region with a thin dielectric layer therebetween and extending over a portion of said channel, further referred to as the floating-gate channel, a control gate extending over another portion of the channel region, further referred to as the control-gate channel, and further comprising a program gate capacitively coupled through a dielectric layer to said floating gate, said array or said part of an array comprising a number of rows of said cells, wherein said control gates of said cells on the same row are connected to a common wordline, and said program gates of said cells are connected to a common program line, the method comprising the steps of:applying a first negative voltage of about −7V or below to at least one of said program lines and to at least one of said wordlines thereby coupling a negative voltage to said floating gates of said cells that share both said wordline and said program line; and applying an on-chip generated voltage higher than the supply voltage to said common substrate of said cells to thereby cause a tunneling current of electrons to flow from said floating gates of said cells towards said drain regions of said cells while achieving simultaneous erasure of said memory cells sharing both said wordline and said program line without the need for high negative voltages.
- 2. The method as recited in claim 1 wherein said first negative voltage is an on-chip generated voltage and wherein said second voltage is substantially simultaneously applied to said substrate and said drain regions of said cells.
- 3. The method as recited in claim 1 wherein said first negative voltage is applied substantially simultaneously to at least one of said program lines and to at least one of said wordlines.
RELATED APPLICATIONS
Applicants claim priority of U.S. patent application Ser. No. 08/426,685 filed Apr. 21, 1995 U.S. Pat. No. 6,009,013, Applicants also claim priority of U.S. patent application Ser. No. 08/694,812 filed Aug. 9, 1996, U.S. Pat. No. 6,044,015 and of U.S. patent application Ser. No. 08/867,329 filed Jun. 2, 1997, U.S. Pat. No. 5,969,991 and of the provisional patent application 60/002,197 filed Aug. 11, 1995. This patent application is related to the U.S. application Ser. Nos. 08/275,016 and 08/080,225, both incorporated herein by reference.
US Referenced Citations (9)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0501941 |
Sep 1992 |
EP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/002197 |
Aug 1995 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/867329 |
Jun 1997 |
US |
Child |
09/327036 |
|
US |
Parent |
08/694812 |
Aug 1996 |
US |
Child |
08/867329 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/426685 |
Apr 1995 |
US |
Child |
08/694812 |
|
US |