Ohlrich, Miles et al., “SubGemini: Identifying SubCircuits Using a Fast Subgraph Isomorphism Algorithm,” 30th ACM/IEEE Design Automation Conference, Jan. 1993 (ACM 0-89791-577-1/93/0006-0031 1.50), pp. 31-37. |
Bryant, R.E. et al., “Extraction of Gate Level Models from Transistor Circuits by Four-Valued Symbolic Analysis,” 1991IEEE (CH306-2/91/0000/0350/$01.00), pp. 350-353. |
Shepard, Kenneth et al., “Noise in Deep Submicron Digital Design,” ICCAD '96, 1063-6757/96, 1996 IEEE 8 pages. |
Bryant, R.E., “Graph-Based Algorithms for Boolean Function Manipulation,” IEEE Trans. Comput., vol. C-35, Aug. 1986, pp. 677-691. |
Appenzeller, David P. et al., “Format Verification of a PowerPC™ Microprocessor,” Report RC (19971), IBM T.J. Watson Research Center, Yorktown Heights, NY 10598, Mar. 1995, pp. 1-6. |