Claims
- 1. A method of fabricating a memory cell on a semiconductor substrate comprised of dopant impurity atoms of a first type and having a first surface, including the steps of:
- defining a charge storage region and an adjacent charge transfer channel in said substrate near said first surface;
- introducing a deep layer of dopant impurity atoms of said first type throughout said charge storage region;
- introducing a shallow layer of dopant impurity atoms of a second type opposite to said first type throughout said charge storage region and also extending therefrom into a first adjacent portion of said charge transfer channel;
- forming a relatively thin insulating layer over said charge storage region;
- forming a first patterned conductor on said relatively thin insulating layer over said charge storage region;
- forming a relatively thick insulating layer over said first patterned conductor, and also extending therefrom over a second adjacent portion of said charge transfer channel that lies within said first adjacent portion so that said shallow layer of dopant impurity atoms lies under and extends beyond said relatively thick insulating layer in said charge transfer channel;
- forming a relatively thin insulating layer over that portion of said charge transfer channel which is not covered by said relatively thick insulating layer; and
- forming a second patterned conductor on said relatively thin insulating layer over said charge transfer channel and extending onto said relatively thick insulating layer.
- 2. A method according to claim 1 wherein said relatively thick insulating layer is formed by the substeps of:
- covering both said charge storage region and said charge transfer channel with said relatively thick insulating layer; and
- subsequently removing said relatively thick insulating layer from that portion of said charge transfer channel which lies outside of said second adjacent portion.
- 3. A method according to claim 1 wherein said relatively thick insulating layer is formed by the substeps of:
- covering that portion of said charge transfer channel which lies outside of said second adjacent portion with a masking material; and subsequently
- forming said relatively thick insulating layer on only those surfaces of said memory cell which are not covered by said masking material.
- 4. A method according to claim 1 wherein said first adjacent portion of said charge transfer channel is greater than 1.5 microns in length.
- 5. A method according to claim 1 wherein said relatively thick insulating layer is at least three times thicker than said relatively thin insulating layer.
- 6. A method according to claim 1 wherein sid first type dopant impurity atoms are P-type and said second type dopant impurity atoms are N-type.
- 7. A method according to claim 1 wherein said first type dopant impurity atoms are N-type and said second type dopant impurity atoms are P-type.
Parent Case Info
This is a division of application Ser. No. 061,755, filed July 30, 1979, now abandoned.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
61755 |
Jul 1979 |
|