Claims
- 1. A method of reducing minority carrier lifetime in a transistor, comprising the steps of:
a) forming the transistor utilizing a P-epi layer defined upon a n-type buried layer, the transistor including a first p-type region defined in the P-epi layer proximate a source and having a higher p-type dopant concentration than the P-epi layer, further including a second p-type region defined proximate the first p-type region in the P-epi layer; and b) defining an n-type guardring about the P-epi layer and the first and second p-type regions to contain the minority carriers.
- 2. The method as specified in claim 1 wherein the second p-type region has a higher p-type dopant concentration than the P-epi layer.
- 3. The method as specified in claim 1 wherein the first p-type region has a higher dopant concentration than the second p-type region.
- 4. The method as specified in claim 1 further comprising the step of isolating the guardring from drain region.
- 5. The method as specified in claim 1 further comprising the step of grounding the guardring.
- 6. The transistor as specified in claim 1 wherein the second p-type region is diffused in the second p-type layer.
- 7. The transistor as specified in claim 1 wherein the second p-type region is implanted in the second p-type layer and disposed proximate the first p-type region.
- 8. The transistor as specified in claim 4 wherein the implanted second p-type region is blanket implanted in the second p-type layer.
- 9. The transistor as specified in claim 1 wherein the second p-type region formed in the second p-type layer is patterned adjacent the first p-type region.
- 10. The transistor as specified in claim 1 wherein the second p-type region formed in the second p-type layer is not self-aligned with the first p-type region.
- 11. The transistor as specified in claim 1 wherein the second p-type region formed in the second p-type layer is patterned with the first p-type region.
- 12. The transistor as specified in claim 1 wherein a RESURF portion is formed proximate the drain region and proximate the first p-type region.
- 13. The transistor as specified in claim 1 wherein the second layer is a P-epi material.
- 14. The transistor as specified in claim 1 wherein the buried first layer is an NBL layer.
- 15. The transistor as specified in claim 1 wherein the deep n-type region comp rises a deep N+ well.
- 16. The transistor as specified in claim 1 wherein the first p-type region has a diffusion that starts below a surface of the second layer.
CLAIM OF PRIORITY OF RELATED APPLICATIONS
[0001] This application claims priority of co-pending application Ser. No. 09/550,746, filed Apr. 17, 2000 entitled “HIGH SIDE AND LOW SIDE METHOD OF GUARD RINGS FOR LOWEST PARASITIC PERFORMANCE IN AN H-BRIDGE CONFIGURATION” commonly assigned to the present applicant and the teachings of which are incorporated herein by reference.