Wolf et al., Silicon Processing for the VLSI Era, vol. 1—Process Technology, 1986, Lattice Press, pp. 308-309.* |
Fichtner, et al., “Experimental results in submicron-Size P-Channel MOSFET's”, IEEE Electron Device Letters, vol. EDL-3, No. 2, Feb. 1982.* |
Article entitled “A Polysilicon Transistor Technology for Large Capacity SRAMs” by S. Ikeda et al, IEDM 90, pp. 469-472, 1990. |
Article entitled “A 5.9 um 2 Super Low Power SRAM Cell Using a New Phase-Shift Lightography” by T. Yamanaka et al, IEDM 90, pp. 477-480, 1990. |
Ohkubo et al., “16Mbit SRAM Cell Technologies for 2.OV Operation”, 1991 IEEE, IEDM pp. 91-481-91-484. |
Liu et al., “Inverted Thin-Film Transistors with a Simple Self-Aligned Lightly Doped Drain Structure”, IEEE Transactions on Electron Devices, Vo. 39, No. 12, Dec. 1992. |
Liu et al., “High Reliability and High Performance 0.35 μm Gate-Inverted TFT's for 16Mbit SRAM Applications Using Self-Aligned LDD Structures”, 1992 IEEE, IEDM 92-823-92-826. |
Hayashi et al., “A High Performance Polysilicon TFT Using RTA and Plasma Hydrogenation Applicable to Highly Stable SRAMs of 16Mbit and Beyond”, 1992 Symposium on VLSI Technology Digest of Technical Papers, 1992 IEEE, pp. 36-37. |