Claims
- 1. A fabrication method of a semiconductor memory device comprising:
- a first step of forming a first plurality of elements and a second plurality of elements on a semiconductor substrate, said first plurality of elements being located in a memory cell area, and said second plurality of elements being located in a peripheral circuit area;
- a second step of forming a first interlayer insulating layer to cover said first and second plurality of elements over said entire substrate; said first interlayer insulating layer having a first plurality of penetrating holes located in said memory cell area and a second plurality of penetrating holes located in said peripheral circuit area;
- a third step of forming a first conductive layer on said first interlayer insulating layer, said first conductive layer being electrically connected to said first plurality of elements through said first plurality of penetrating holes in said memory cell area and said second plurality of elements through second plurality of penetrating holes in said peripheral circuit area, respectively;
- a fourth step of patterning said first conductive layer to thereby form lower electrodes of capacitors in said memory cell area and contact pads in said peripheral circuit area; said lower electrodes being electrically connected to said first plurality of elements through said first plurality of penetrating holes, respectively; and said contact pads being electrically connected to said second plurality of elements through said second plurality of penetrating holes, respectively;
- a fifth step of forming an insulating layer to cover said lower electrodes and said contact pads over the entire substrate;
- a sixth step of forming a second conductive layer on said insulating layer over said entire substrate;
- a seventh step is to pattern said insulating layer and said second conductive layer to thereby form dielectric layers and upper electrodes of said capacitors in said memory cell area and pad insulating layers and pad protection layers in said peripheral circuit area;
- an eighth step of forming a second interlayer insulating layer to cover said upper electrodes of said capacitors and said pad protection layers over said entire substrate;
- a ninth step of forming contact holes penetrating said pad insulating layers and said pad protection layers in said peripheral circuit area, thereby exposing said respective contact pads; and
- a tenth step of forming interconnection conductors contacted with and electrically connected to said contact pads through said corresponding contact holes, respectively.
- 2. A method as claimed in claim 4, wherein in said seventh step, said insulating layer and said second conductive layer are patterned to be continuous between adjacent two ones of said contact pads in said peripheral circuit area.
- 3. A method as claimed in claim 1, further comprising a step of forming a metal layer on said second conductive layer between said sixth and seventh steps.
- 4. A method as claimed in claim 1, further comprising a step of forming a metal layer on said second conductive layer and a step of forming a silicide layer on said second conductive layer using said metal layer thus formed are additionally between said sixth and seventh steps.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-009435 |
Jan 1996 |
JPX |
|
Parent Case Info
This application is a division of copending application Ser. No. 08/786,303, filed Jan. 22, 1997.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
3-270168 |
Dec 1991 |
JPX |
Non-Patent Literature Citations (2)
Entry |
T. Tokuyama et al., "MOS LSI Fabrication Technology", published by Nikkel McGraw-Hill Inc., 1885, pp. 177-178. |
IEDM 94, Technical Digest, pp. 927-929, "A 0.29-.mu.m.sup.2 MIM-Crown Cell and Process Technologies for 1-Gigabit Drams", published 1994. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
786303 |
Jan 1997 |
|